# Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp.

The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself.

Note: Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices.

Renesas Technology Corp. Customer Support Dept. April 1, 2003



#### **DESCRIPTION**

The 3807 group is a 8-bit microcomputer based on the 740 family core technology.

The 3807 group has two serial I/Os, an A-D converter, a D-A converter, a real time output port function, a watchdog timer, and an analog comparator, which are available for a system controller which controls motors of office equipment and household appliances.

The various microcomputers in the 3807 group include variations of internal memory size and packaging. For details, refer to the section on part numbering.

For details on availability of microcomputers in the 3807 group, refer to the section on group expansion.

| FEATURES                                                      |
|---------------------------------------------------------------|
| Basic machine-language instructions                           |
| $ullet$ The minimum instruction execution time 0.5 $\mu s$    |
| (at 8 MHz oscillation frequency)                              |
| Memory size                                                   |
| ROM 8 to 60 K bytes                                           |
| RAM384 to 2048 bytes                                          |
| • Programmable input/output ports                             |
| Software pull-up resistors (Ports P0 to P2)                   |
| • Input ports (Ports P63 and P64)                             |
| • Interrupts                                                  |
| • Timers X, Y                                                 |
| • Timers A, B (for real time output port function) 16-bit X 2 |
| • Timers 1–3 8-bit X 3                                        |
|                                                               |

| • | <ul><li>Serial I/O1 (UART or Clock-synchronized)</li></ul> | 8-bit X 1             |
|---|------------------------------------------------------------|-----------------------|
| • | Serial I/O2 (Clock-synchronized)                           | 8-bit X 1             |
|   | A-D converter                                              |                       |
| • | D-A converter                                              | 8-bit X 4 channels    |
| • | Watchdog timer                                             | 16-bit X 1            |
| • | Analog comparator                                          | 1 channel             |
| • | 2 Clock generating circuit                                 |                       |
|   | Main clock (XIN-XOUT)Interr                                | al feedback resistor  |
|   | Sub-clock (XCIN-XCOUT) Without interr                      | nal feedback resistor |
|   | (connect to external ceramic resonator or quartz-cry       | rstal oscillator)     |
| • | Power source voltage                                       |                       |
|   | In high-speed mode                                         | 4.0 to 5.5 V          |
|   | (at 8 MHz oscillation frequency and high-s                 | peed selected)        |
|   | In middle-speed mode                                       | 2.7 to 5.5 V          |
|   | (at 8 MHz oscillation frequency and middle                 | -speed selected)      |
|   | In low-speed mode                                          | 2.7 to 5.5 V          |
|   | (at 32 kHz oscillation frequency and low-sp                | peed selected)        |
| • | Power dissipation                                          |                       |
|   | In high-speed mode                                         |                       |
|   | (at 8 MHz oscillation frequency, at 5 V pow                |                       |
|   | In low-speed mode                                          | •                     |
|   | (at 32 kHz oscillation frequency, at 3 V pov               | 0 ,                   |
| • | Memory expansion                                           | possible              |

## APPLICATION

LBP engine control, PPC, FAX, office equipment, household appliances, consumer electronics, etc.

Operating temperature range ...... −20 to 85 °C



Fig. 1. Pin configuration of M38073M4-XXXFP



## **FUNCTIONAL BLOCK**



Fig. 2. Functional block diagram



## **PIN DESCRIPTION**

Table. 1. Pin description (1)

| Pin                     | Name                           | Function                                                                                          | Function except a port function   |  |  |  |  |
|-------------------------|--------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------|--|--|--|--|
| Vcc, Vss                | Power source                   | • Apply voltage of 2.7–5.5 V to Vcc, and 0 V to Vss.                                              |                                   |  |  |  |  |
| CMPVcc                  | Analog comparator power source | Power source input pin for an analog comparator                                                   |                                   |  |  |  |  |
| CNVss                   | CNVss                          | • This pin controls the operation mode of the chip.                                               |                                   |  |  |  |  |
|                         |                                | Normally connected to Vss.                                                                        |                                   |  |  |  |  |
|                         |                                | If this pin is connected to Vcc, the internal ROM is inhibited and external memory is accessed.   |                                   |  |  |  |  |
| ADVREF                  | Analog reference               | Reference voltage input pin for A-D converter.                                                    |                                   |  |  |  |  |
|                         | voltage                        |                                                                                                   |                                   |  |  |  |  |
| AVss                    | Analog power                   | Analog power source input pin for A-D and D-A converter and an analog con                         | nparator                          |  |  |  |  |
|                         | source                         | Connect to Vss.                                                                                   |                                   |  |  |  |  |
| СМРоит                  | Analog comparator output       | Output pin for an analog comparator                                                               |                                   |  |  |  |  |
| RESET                   | Reset input                    | Reset input pin for active "L"                                                                    |                                   |  |  |  |  |
| XIN                     | Clock input                    | Input and output signals for the internal clock generating circuit.                               |                                   |  |  |  |  |
|                         |                                | Connect a ceramic resonator or quartz-crystal oscillator between the XIN and XOUT pins to set     | the oscillation frequency.        |  |  |  |  |
| Хоит                    | Clock output                   | • If an external clock is used, connect the clock source to the XIN pin and leave                 |                                   |  |  |  |  |
|                         |                                | The clock is used as the oscillating source of system clock.                                      |                                   |  |  |  |  |
| P00-P07                 | I/O port P0                    | 8-bit CMOS I/O port                                                                               |                                   |  |  |  |  |
| P10-P17                 | I/O port P1                    | I/O direction register allows each pin to be individually programmed as either                    | input or output.                  |  |  |  |  |
| P20-P27                 | I/O port P2                    | At reset this port is set to input mode.                                                          | , ,                               |  |  |  |  |
|                         |                                | In modes other than single-chip, these pins are used as address, data bus I/O pins.               |                                   |  |  |  |  |
|                         |                                | CMOS compatible input level                                                                       |                                   |  |  |  |  |
|                         |                                | CMOS 3-state output structure                                                                     |                                   |  |  |  |  |
|                         |                                | Port P2 can be switched CMOS or TTL input level.                                                  |                                   |  |  |  |  |
| P30/RTP6,               | I/O port P3                    | 8-bit CMOS I/O port                                                                               | Real time port function           |  |  |  |  |
| P31/RTP7                |                                | • I/O direction register allows each pin to be individually programmed as either input or output. | pins                              |  |  |  |  |
| P34/CKout,              |                                | At reset this port is set to input mode.                                                          | Clock output function pin         |  |  |  |  |
| P32, P33,               |                                | • In modes other than single-chip, these pins are used as control bus I/O pins.                   |                                   |  |  |  |  |
| P35-P37                 |                                | CMOS compatible input level     CMOS 3-state output structure                                     |                                   |  |  |  |  |
|                         |                                |                                                                                                   |                                   |  |  |  |  |
|                         |                                | Port P32 can be switched CMOS or TTL input level.                                                 |                                   |  |  |  |  |
| P40/Xcout,              | I/O port P4                    | 8-bit CMOS I/O port with the same function as port P0                                             | Sub-clock generating I/C          |  |  |  |  |
| P41/Xcin                |                                | CMOS compatible input level                                                                       | pins(connect a resonator)         |  |  |  |  |
| P42/INTo,               |                                | CMOS 3-state output structures                                                                    | Interrupt input pins              |  |  |  |  |
| P43/INT1                |                                |                                                                                                   | Timer X, Timer Y function pins    |  |  |  |  |
|                         |                                |                                                                                                   | (INTo, INT1)                      |  |  |  |  |
| P44/RxD,                |                                |                                                                                                   | Serial I/O1 function pins         |  |  |  |  |
| P45/TxD,                |                                |                                                                                                   |                                   |  |  |  |  |
| P46/SCLK1,              |                                |                                                                                                   |                                   |  |  |  |  |
| P47/SRDY1               |                                |                                                                                                   |                                   |  |  |  |  |
| P50/Tout                | I/O port P5                    | 8-bit CMOS I/O port with the same function as port P0                                             | Timer 2 output pin                |  |  |  |  |
| P51/SCMP2/              |                                | CMOS compatible input level                                                                       | Interrupt input pin               |  |  |  |  |
| INT <sub>2</sub>        | _                              | CMOS 3-state output structure                                                                     | Serial I/O2 function pin          |  |  |  |  |
| P52/INT3,               |                                |                                                                                                   | Interrupt input pin               |  |  |  |  |
| P53/INT4                | -                              |                                                                                                   | Real time port function pin(INT4) |  |  |  |  |
| P54/CNTR <sub>0</sub> , |                                |                                                                                                   | Timer X, Timer Y function pins    |  |  |  |  |
| P55/CNTR1               |                                |                                                                                                   |                                   |  |  |  |  |
| P56/DA1,                |                                |                                                                                                   | D-A conversion output             |  |  |  |  |
| P57/DA2                 |                                |                                                                                                   | pins                              |  |  |  |  |



## **3807 Group**

## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

## Table. 2. Pin description (2)

| Pin              | Name          | Function                                              | Function except a port function            |
|------------------|---------------|-------------------------------------------------------|--------------------------------------------|
| P60/AN5-         | I/O port P6   | 3-bit CMOS I/O port with the same function as port P0 | A-D conversion output                      |
| P62/AN7          |               | CMOS compatible input level                           | pins                                       |
|                  |               | CMOS 3-state output structure                         |                                            |
| P63/CMPIN/       | Input port P6 | 2-bit CMOS input port                                 | Analog comparator input pin                |
| AN <sub>8</sub>  |               | CMOS compatible input level                           | A-D conversion input pin                   |
| P64/CMPREF/      |               |                                                       | Reference voltage input pin                |
| AN <sub>9</sub>  |               |                                                       | for analog comparator                      |
|                  |               |                                                       | A-D conversion input pin                   |
| P65/DAVREF/      | I/O port P6   | 1-bit CMOS I/O port with the same function as port P0 | D-A conversion power                       |
| AN <sub>10</sub> |               | CMOS compatible input level                           | source input pin                           |
|                  |               | CMOS 3-state output structure                         | A-D conversion input pin                   |
| P70/SIN2,        | I/O port P7   | 8-bit CMOS I/O port with the same function as port P0 | Serial I/O2 function pins                  |
| P71/Sout2,       |               | CMOS compatible input level                           |                                            |
| P72/SCLK2        |               | CMOS 3-state output structures                        |                                            |
| P73/SRDY2/       |               |                                                       | Serial I/O2 function pin                   |
| ADT/ANo          |               |                                                       | A-D conversion input pin                   |
|                  |               |                                                       | A-D trigger input pin                      |
| P74/AN1-         |               |                                                       | A-D conversion input pin                   |
| P77/AN4          |               |                                                       |                                            |
| P80/DA3/         | I/O port P8   | 8-bit CMOS I/O port with the same function as port P0 | D-A conversion output                      |
| AN11,            |               | CMOS compatible input level                           | pin                                        |
| P81/DA4/         |               | CMOS 3-state output structures                        | A-D conversion input pin                   |
| AN12,            |               |                                                       |                                            |
| P82/RTP0-        |               |                                                       | <ul> <li>Realtime port function</li> </ul> |
| P87/RTP5         |               |                                                       | pins                                       |



## **PART NUMBERING**



Fig. 3. Part numbering

## **GROUP EXPANSION**

Mitsubishi plans to expand the 3807 group as follows:

## **Memory Type**

Support for Mask ROM, One Time PROM and EPROM versions.

## **Memory Size**

## **Package**



Fig. 4. Memory expansion plan

Currently supported products are listed below.

Table 3. List of supported products

As of May 1996

| Product        | (P) ROM size (bytes)<br>ROM size for User () | RAM size (bytes)                  | Package | Remarks                       |
|----------------|----------------------------------------------|-----------------------------------|---------|-------------------------------|
| M38073M4-XXXFP |                                              |                                   |         | Mask ROM version              |
| M38073E4-XXXFP | 16384                                        | 512 80P6N-A One Time PROM version |         | One Time PROM version         |
| M38073E4FP     | (16254)                                      |                                   |         | One Time PROM version (blank) |
| M38073E4FS     |                                              |                                   | 80D0    | EPROM version                 |



## FUNCTIONAL DESCRIPTION Central Processing Unit (CPU)

The 3807 group uses the standard 740 family instruction set. Refer to the table of 740 family addressing modes and machine instructions or the SERIES 740 <Software> User's Manual for details on the instruction set.

Machine-resident 740 family instructions are as follows:

The FST and SLW instructions cannot be used.

The MUL, DIV, WIT and STP instruction can be used.

The central processing unit (CPU) has the six registers.

## **CPU Mode Register**

The CPU mode register contains the stack page selection bit and processor mode bits. The CPU mode register is allocated at address 003B16.



Fig. 5. Structure of CPU mode register

## Memory Special function register (SFR) area

The special function register (SFR) area in the zero page contains control registers such as I/O ports and timers.

## **RAM**

RAM is used for data storage and for stack area of subroutine calls and interrupts.

#### **ROM**

The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the reset is user area for storing programs.

#### Interrupt vector area

The interrupt vector area contains reset and interrupt vectors.

## Zero page

The 256 bytes from addresses 000016 to 00FF16 are called the zero page area. The internal RAM and the special function registers (SFR) are allocated to this area.

The zero page addressing mode can be used to specify memory and register addresses in the zero page area. Access to this area with only 2 bytes is possible in the zero page addressing mode.

## Special page

The 256 bytes from addresses FF0016 to FFFF16 are called the special page area. The special page addressing mode can be used to specify memory addresses in the special page area. Access to this area with only 2 bytes is possible in the special page addressing mode.



Fig. 6. Memory map diagram



| 000016             | Port P0 (P0)                              | 002016             | Timer X (low-order) (TXL)                   |
|--------------------|-------------------------------------------|--------------------|---------------------------------------------|
| 000116             | Port P0 direction register (P0D)          | 002116             | Timer X (high-order) (TXH)                  |
| 000216             | Port P1 (P1)                              | 002216             | Timer Y (low-order) (TYL)                   |
| 000316             | Port P1 direction register (P1D)          | 002316             | Timer Y (high-order) (TYH)                  |
| 000416             | Port P2 (P2)                              | 002416             | Timer 1 (T1)                                |
| 000516             | Port P2 direction register (P2D)          | 002516             | Timer 2 (T2)                                |
| 000616             | Port P3 (P3)                              | 002616             | Timer 3 (T3)                                |
| 000716             | Port P3 direction register (P3D)          | 002716             | Timer X mode register (TXM)                 |
| 000816             | Port P4 (P4)                              | 002816             | Timer Y mode register (TYM)                 |
| 000916             | Port P4 direction register (P4D)          | 002916             | Timer 123 mode register (T123M)             |
| 000A16             | Port P5 (P5)                              | 002A16             | Real time port register (RTP)               |
| 000B16             | Port P5 direction register (P5D)          | 002B <sub>16</sub> | Real time port control register 0 (RTPCON0) |
| 000C16             | Port P6 (P6)                              | 002C16             | Real time port control register 1 (RTPCON1) |
| 000D16             | Port P6 direction register (P6D)          | 002D16             | Real time port control register 2 (RTPCON2) |
| 000E16             | Port P7 (P7)                              | 002E16             | Real time port control register 3 (RTPCON3) |
| 000F16             | Port P7 direction register (P7D)          | 002F16             | Timer A (low-order) (TAL)                   |
| 001016             | Port P8 (P8)                              | 003016             | Timer A (high-order) (TAH)                  |
| 001116             | Port P8 direction register (P8D)          | 003116             | Timer B (low-order) (TBL)                   |
| 001216             |                                           | 003216             | Timer B (high-order) (TBH)                  |
| 001316             |                                           | 003316             | D-A control register (DACON)                |
| 001416             | Timer XY control register (TXYCON)        | 003416             | A-D control register (ADCON)                |
| 001516             | Port P2P3 control register (P2P3C)        | 003516             | A-D conversion register (AD)                |
| 001616             | Pull-up control register (PULL)           | 003616             | D-A1 conversion register (DA1)              |
| 001716             | Watchdog timer control register (WDTCON)  | 003716             | D-A2 conversion register (DA2)              |
| 001816             | Transmit/Receive buffer register (TB/RB)  | 003816             | D-A3 conversion register (DA3)              |
| 001916             | Serial I/O1 status register (SIO1STS)     | 003916             | D-A4 conversion register (DA4)              |
| 001A <sub>16</sub> | Serial I/O1 control register (SIO1CON)    | 003A16             | Interrupt edge selection register (INTEDGE) |
| 001B <sub>16</sub> | UART control register (UARTCON)           | 003B <sub>16</sub> | CPU mode register (CPUM)                    |
| 001C <sub>16</sub> | Baud rate generator (BRG)                 | 003C16             | Interrupt request register 1(IREQ1)         |
| 001D <sub>16</sub> | Serial I/O2 control register 1 (SIO2CON1) | 003D16             | Interrupt request register 2(IREQ2)         |
| 001E <sub>16</sub> | Serial I/O2 control register 2 (SIO2CON2) | 003E16             | Interrupt control register 1(ICON1)         |
| 001F16             | Serial I/O2 register (SIO2)               | 003F16             | Interrupt control register 2(ICON2)         |

Fig. 7. Memory map of special function register (SFR)



#### I/O Ports

#### [Direction Registers] PiD

The 3807 group has 68 programmable I/O pins arranged in nine individual I/O ports (P0—P5, P60—P62, P65 and P7—P8). The I/O ports have direction registers which determine the input/output direction of each individual pin. Each bit in a direction register corresponds to one pin, each pin can be set to be input port or output port. When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that pin, that pin becomes an output pin. If data is read from a pin set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input (the bit corresponding to that pin must be set to "0") are floating and the value of that pin can be written to. If a pin set to input is written to, only the port output latch is written to and the pin remains floating.

#### [Pull-up Control Register] PULL

Ports P0, P1 and P2 have built-in programmable pull-up resistors. The pull-up resistors are valid only in the case that the each control bit is set to "1" and the corresponding port direction registers are set to input mode.

#### (1) CMOS/TTL input level selection

Either CMOS input level or TTL input level can be selected as an input level for ports P20 to P27 and P32. The input level is selected by P2·P32 input level selection bit (b7) of the port P2P3 control register (address 001516). When the bit is set to "0", CMOS input level is selected. When the bit is set to "1", the TTL input level is selected. After this bit is re-set, its initial value depends on the state of the CNVss pin. When the CNVss pin is connected to Vss, the initial value becomes "0". When the CNVss pin is connected to Vcc, the initial value becomes "1".

## (2) Notes on STP instruction execution

Make sure that the input level at each pin is either 0V or to Vcc during execution of the STP instruction. When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate.



Fig. 8. Structure of Port P2P3 control register



Fig. 9. Structure of Pull-up control register



Table. 4. List of I/O port functions (1)

| Pin                   | Name     | Input/Output    | I/O Format                  | Non-Port Function                   | Related SFRs                      | Ref.No.     |
|-----------------------|----------|-----------------|-----------------------------|-------------------------------------|-----------------------------------|-------------|
| P00-P07               | Port P0  | Input/output,   | CMOS compatible input level | Address low-order byte output       | CPU mode register                 | (1)         |
| P10-P17               | Port P1  | individual bits | CMOS 3-state output         | Address high-order byte output      | Pull-up control register          |             |
| P20-P27               | Port P2  |                 | CMOS/TTL input level        | Data bus I/O                        | CPU mode register                 |             |
|                       |          |                 | CMOS 3-state output         |                                     | Pull-up control register          |             |
|                       |          |                 |                             |                                     | Port P2P3 control register        |             |
| P30/RTP6,             | Port P3  | ]               | CMOS compatible input level | Real time port output               | CPU mode register                 | (2)         |
| P31/RTP7              |          |                 | CMOS 3-state output         |                                     | Real time port control register   |             |
| P32                   |          |                 | CMOS/TTL input level        | Control signal input                | CPU mode register                 | (3)         |
|                       |          |                 | CMOS 3-state output         |                                     | Port P2P3 control register        |             |
| P3 <sub>3</sub>       |          |                 | CMOS compatible input level | Control signal output               | CPU mode register                 |             |
|                       |          |                 | CMOS 3-state output         |                                     |                                   |             |
| P34/CKout             |          |                 | •                           | Clock output, φ output              | CPU mode register                 | (4)         |
|                       |          |                 |                             |                                     | Port P2P3 control register        | ( )         |
| P35-P37               |          |                 |                             | Control signal I/O                  | CPU mode register                 | (3)         |
| P40/Xcout,            | Port P4  | -               |                             | Sub-clock generating circuit        | CPU mode register                 | (5)         |
| P41/XCIN              | 1 0101 4 |                 |                             | Cab clock generating chount         | or o mode register                | (6)         |
| P42/INT0,             |          |                 |                             | External interrupt input            | Interrupt edge selection register | (7)         |
| P43/INT1              |          |                 |                             | Timer X, Timer Y function input     | interrupt eage selection register | (1)         |
| P44/RxD,              |          |                 |                             | Serial I/O1 function I/O            | Serial I/O1 control register      | (8)         |
| P45/TxD,              |          |                 |                             |                                     | UART control register             | (9)         |
|                       |          |                 |                             |                                     | OART control register             |             |
| P46/SCLK1,            |          |                 |                             |                                     |                                   | (10)        |
| P47/SRDY1             | David DE |                 |                             | The same Or and same                | T'                                | (11)        |
| P50/Tout              | Port P5  |                 |                             | Timer 2 output                      | Timer 123 mode register           | (12)        |
| P51/SCMP2/            |          |                 |                             | External interrupt input            | Interrupt edge selection register | (22)        |
| INT <sub>2</sub>      |          |                 |                             | Serial I/O2 function I/O            | Serial I/O2 control register      | <b>(-</b> ) |
| P52/INT3,             |          |                 |                             | External interrupt input            | Interrupt edge selection register | (7)         |
| P53/INT4              |          |                 |                             | Real time port trigger input (INT4) |                                   |             |
| P54/CNTR <sub>0</sub> |          |                 |                             | Timer X, Timer Y function I/O       | Timer X mode register             | (13)        |
| P55/CNTR1             |          |                 |                             |                                     | Timer Y mode register             |             |
| P56/DA1,              |          |                 |                             | D-A conversion output               | D-A control register              | (14)        |
| P57/DA2               |          |                 |                             |                                     |                                   |             |
| P60/AN5—              | Port P6  |                 |                             | A-D conversion input                | A-D control register              | (15)        |
| P62/AN7               |          |                 |                             |                                     |                                   |             |
| P63/CMPIN/            |          | Input           | CMOS compatible input level |                                     | A-D control register              | (16)        |
| AN <sub>8</sub>       |          |                 |                             | A-D conversion input                |                                   |             |
| P64/CMPREF/           |          |                 |                             | Analog comparator reference         |                                   |             |
| AN <sub>9</sub>       |          |                 |                             | voltage input pin                   |                                   |             |
|                       |          |                 |                             | A-D conversion input                |                                   |             |
| P65/DAVREF/           |          | Input/output,   | CMOS compatible input level | D-A converter power source          | A-D control register              | (17)        |
| AN <sub>10</sub>      |          | individual bits | CMOS 3-state output         | input                               |                                   |             |
|                       |          |                 |                             | A-D conversion input                |                                   |             |
| P70/SIN2,             | Port P7  |                 |                             | Serial I/O2 function I/O            | Serial I/O2 control register      | (18)        |
| P71/Sout2,            |          |                 |                             |                                     |                                   | (19)        |
| P72/SCLK2             |          |                 |                             |                                     |                                   | (20)        |
| P73/SRDY2/            |          |                 |                             | Serial I/O2 function I/O            | Serial I/O2 control register      | (21)        |
| ADT/AN <sub>0</sub>   |          |                 |                             | A-D trigger input                   | A-D control register              | . /         |
| -                     |          |                 |                             | A-D conversion input                |                                   |             |
| P74/AN1—              |          |                 |                             | A-D conversion input                | A-D control register              | (15)        |
| P77/AN4               |          |                 |                             | <del> </del>                        |                                   | ( )         |



Table. 5. List of I/O port functions (2)

| Pin              | Pin Name Input/Output I/O Format |                 | Non-Port Function           | Related SFRs          | Ref.No.                |      |
|------------------|----------------------------------|-----------------|-----------------------------|-----------------------|------------------------|------|
| P80/DA3/         | Port P8                          | Input/output,   | CMOS compatible input level | D-A conversion output | D-A control register   | (14) |
| AN <sub>11</sub> |                                  | individual bits | CMOS 3-state output         | A-D conversion input  | A-D control register   |      |
| P81/DA4/         |                                  |                 |                             |                       |                        |      |
| AN <sub>12</sub> |                                  |                 |                             |                       |                        |      |
| P82/RTP0—        |                                  |                 |                             | Real time port output | Real time port control | (23) |
| P87/RTP5         |                                  |                 |                             |                       | register               |      |

**Note1 :** For details of the functions of ports P0 to P3 in modes other than single-chip mode, and how to use double-function ports as function I/O ports, refer to the applicable sections.

2: Make sure that the input level at each pin is either 0 V or Vcc during execution of the STP instruction.

When an input level is at an intermediate potential, a current will flow from Vcc to Vss through the input-stage gate.





Fig. 10. Port block diagram (1)



Fig. 11. Port block diagram (2)





Fig. 12. Port block diagram (3)

## Interrupts

Interrupts occur by twenty sources: eight external, eleven internal, and one software.

#### (1) Interrupt Control

Each interrupt except the BRK instruction interrupt have both an interrupt request bit and an interrupt enable bit, and is controlled by the interrupt disable flag. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0". Interrupt enable bits can be set or cleared by software. Interrupt request bits can be cleared by software, but cannot be set by software. The BRK instruction interrupt and reset cannot be disabled with any flag or bit. The I flag disables all interrupts except the BRK instruction interrupt and reset. If several interrupts requests occurs at the same time the interrupt with highest priority is accepted first.

### (2) Interrupt Operation

Upon acceptance of an interrupt the following operations are automatically performed:

- 1. The processing being executed is stopped.
- The contents of the program counter and processor status register are automatically pushed onto the stack
- Concurrently with the push operation, the interrupt jump destination address is read from the vector table into the program counter.
- The interrupt disable flag is set and the corresponding interrupt request bit is cleared.

#### ■Notes on Use

When the active edge of an external interrupt (INT0—INT4, CNTR0 or CNTR1) is set or the timer /INT interrupt source and the ADT/ A-D conversion interrupt source are changed, the corresponding interrupt request bit may also be set. Therefore, please take following sequence:

- (1) Disable the external interrupt which is selected.
- (2) Change the active edge in interrupt edge selection register (in case of CNTR<sub>0</sub>: Timer X mode register; in case of CNTR<sub>1</sub>: Timer Y mode register).
- (3) Clear the set interrupt request bit to "0."
- (4) Enable the external interrupt which is selected.



Table. 6. Interrupt vector addresses and priority

| Interrupt Source  | Priority | Vector Addresses (Note 1) |                    | Interrupt Request                                | Remarks                                  |
|-------------------|----------|---------------------------|--------------------|--------------------------------------------------|------------------------------------------|
| interrupt Source  | FIIOTILY | High                      | Low                | Generating Conditions                            | Remarks                                  |
| Reset (Note 2)    | 1        | FFFD16                    | FFFC16             | At reset                                         | Non-maskable                             |
| INT <sub>0</sub>  | 2        | FFFB16                    | FFFA <sub>16</sub> | At detection of either rising or falling edge of | External interrupt                       |
|                   |          |                           |                    | INTo input                                       | (active edge selectable)                 |
| INT <sub>1</sub>  | 3        | FFF916                    | FFF816             | At detection of either rising or falling edge of | External interrupt                       |
|                   |          |                           |                    | INT <sub>1</sub> input                           | (active edge selectable)                 |
| Serial I/O1       | 4        | FFF716                    | FFF616             | At completion of serial I/O1 data receive        | Valid when serial I/O1 is selected       |
| receive           |          |                           |                    |                                                  |                                          |
| Serial I/O1       | 5        | FFF516                    | FFF416             | At completion of serial I/O1 data transmit       | Valid when serial I/O1 is selected       |
| transmit          |          |                           |                    | shift or when transmit buffer is empty           |                                          |
| Timer X           | 6        | FFF316                    | FFF216             | At timer X underflow                             |                                          |
| Timer Y           | 7        | FFF1 <sub>16</sub>        | FFF016             | At timer Y underflow                             |                                          |
| INT <sub>3</sub>  | 8        | FFEF16                    | FFEE16             | At detection of either rising or falling edge of | External interrupt                       |
|                   |          |                           |                    | INT3 input                                       | (active edge selectable)                 |
|                   |          |                           |                    | L                                                | Valid when INT3 interrupt is selected    |
| Timer 2           |          |                           |                    | At timer 2 underflow                             | Valid when timer 2 interrupt is selected |
| INT4              | 9        | FFED <sub>16</sub>        | FFEC <sub>16</sub> | At detection of either rising or falling edge of | External interrupt                       |
|                   |          |                           |                    | INT4 input                                       | (active edge selectable)                 |
|                   |          |                           |                    | L                                                | Valid when INT4 interrupt is selected    |
| Timer 3           |          |                           |                    | At timer 3 underflow                             | Valid when timer 3 interrupt is selected |
| CNTR <sub>0</sub> | 10       | FFEB <sub>16</sub>        | FFEA <sub>16</sub> | At detection of either rising or falling edge of | External interrupt                       |
|                   |          |                           |                    | CNTRo input                                      | (active edge selectable)                 |
| CNTR <sub>1</sub> | 11       | FFE916                    | FFE816             | At detection of either rising or falling edge of | External interrupt                       |
|                   |          |                           |                    | CNTR1 input                                      | (active edge selectable)                 |
| Serial I/O2       | 12       | FFE716                    | FFE616             | At completion of serial I/O2 data transmit       | Valid when serial I/O2 is selected       |
|                   |          |                           |                    | and receive                                      |                                          |
| INT <sub>2</sub>  | 13       | FFE516                    | FFE416             | At detection of either rising or falling edge of | External interrupt                       |
|                   |          |                           |                    | INT2 input                                       | (active edge selectable)                 |
|                   |          |                           |                    |                                                  | Valid when INT2 interrupt is selected    |
| Timer 1           |          |                           |                    | At timer 1 underflow                             | Valid when timer 1 interrupt is selected |
| Timer A           | 14       | FFE316                    | FFE216             | At timer A underflow                             |                                          |
| Timer B           | 15       | FFE116                    | FFE016             | At timer B underflow                             |                                          |
| A-D conversion    | 16       | FFDF16                    | FFDE16             | At completion of A-D conversion                  | Valid when A-D interrupt is selected     |
| ADT               |          |                           |                    | At falling edge of ADT input                     | External interrupt(valid at falling)     |
|                   |          |                           |                    |                                                  | Valid when ADT interrupt is selected and |
|                   |          |                           |                    |                                                  | when A-D external trigger is selected.   |
| BRK instruction   | 17       | FFDD16                    | FFDC <sub>16</sub> | At BRK instruction execution                     | Non-maskable software interrupt          |

**Note1 :** Vector addresses contain interrupt jump destination addresses.

2: Reset function in the same way as an interrupt with the highest priority.





Fig. 13. Interrupt control



Fig. 14. Structure of Interrupt-related registers



## **Timers**

The 3807 group has seven timers: four 16-bit timers (Timer X, Timer Y, Timer A, and Timer B) and three 8-bit timers (Timer 1, Timer 2, and Timer 3).

All timers are down-counters. When the timer reaches either "0016" or "000016", an underflow occurs with the next count pulse. Then the contents of the timer latch is reloaded into the timer and the timer continues down-counting. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1."

Read and write operation on 16-bit timer must be performed for both high- and low-order bytes. When reading a 16-bit timer, read from the high-order byte first. When writing to 16-bit timer, write to the low-order byte first. The 16-bit timer cannot perform the correct operation when reading during write operation, or when writing during read operation.

Timers A and B are real time output port timers. For details, refer to the section "Real time output port".

#### ●Timer X, Timer Y

Timer X and Y are independent 16-bit timers which can select enable seven different operation modes each by the setting of their mode registers. The related registers of timer X and Y are listed below. The following register abbreviations are used:

- Timer XY control register (TXYCON: address 001416)
- Port P4 direction register (P4D: address 000916)
- Port P5 direction register (P5D: address 000B16)
- Timer X (low-order) (TXL: address 002016)
- Timer X (high-order) (TXH: address 002116)
- Timer Y (low-order) (TYL: address 002216)
- Timer Y (high-order) (TYH: address 002316)
  Timer X mode register (TXM: address 002716)
- Timer Y mode register (TYM: address 002816)
- Interrupt edge selection register (INTEDGE: address 003A<sub>16</sub>)
- Interrupt request register 1 (IREQ1: address 003C16)
- Interrupt request register 2 (IREQ2: address 003D16)
- Interrupt control register 1 (ICON1: address 003E<sub>16</sub>)
- Interrupt control register 2 (ICON2: address 003F<sub>16</sub>)

For details, refer to the structures of each register.

The following is an explanation of the seven modes:

### (1) Timer • event counter mode

## ①Timer mode

• Mode selection

This mode can be selected by setting "000" to the following bits.

Timer X operating mode bit (bits 2 to 0) of TXM

Timer Y operating mode bit (bits 2 to 0) of TYM

Count source selection

In high- or middle-speed mode, f(XIN)/2, f(XIN)/16, or f(XCIN) can be selected as the count source.

In low-speed mode the count source is f(XcIN).

A count source is selected by the following bit.

Timer X count source selection bit (bits 7 and 6) of TXM Timer Y count source selection bit (bits 7 and 6) of TYM

#### Interrupt

When an underflow is generated, the corresponding timer X interrupt request bit (b4) or timer Y interrupt request bit (b5) of IREQ1 is set to "1".

• Explanation of operation

After reset release, timer X stop control bit (b0) and timer Y stop control bit (b1) of TXYCON are set to "1"and the timer stops. During timer stop, a timer value written to the timer X or timer Y is set by writing data to the corresponding timer latch and timer at the same time. The timer operation is started by setting the bits 0 or 1 of TXYCON to "0". When the timer reaches "000016", an underflow occurs with the next count pulse. Then the contents of the timer latch is reloaded into the timer and the timer continues down-counting. For changing a timer value during count operation, a latch value must be changed by writing data only to the corresponding latch first. Then the timer is reloaded with the new latch value at the next underflow.

#### **2**Event counter mode

Mode selection

This mode can be selected by the following sequence.

- Set "000" to the timer X operating mode bit (bits 2 to 0) of TXM, or to the timer Y operating mode bit (bits 2 to 0) of TYM.
- 2. Select an input signal from the CNTR<sub>0</sub> pin (in case of timer X; set "11" to bits 7 and 6 of TXM), or from the CNTR<sub>1</sub> pin (in case of timer Y; set "11" to bits 7 and 6 of TYM) as a count source.

The valid edge for the count operation is selected by the CNTR<sub>0</sub>/CNTR<sub>1</sub> active edge switch bit (b5) of TXM or TYM: if set to "0", counting starts with the rising edge or if set to "1", counting starts with the falling edge.

• Interrupt

The interrupt generation at underflow is the same as already explained for the timer mode.

• Explanation of operation

The operation is the same as already explained for the timer mode. In this mode, the double-function port of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin must be set to input.

Figure 19 shows the timing chart for the timer • event counter mode.

## (2) Pulse output mode

• Mode selection

This mode can be selected by setting "001" to the following bits. Timer X operating mode bit (bits 2 to 0) of TXM  $\,$ 

Timer Y operating mode bit (bits 2 to 0) of TYM

• Count source selection

In high- or middle-speed mode, f(XIN)/2, f(XIN)/16, or f(XCIN) can be selected as the count source.

In low-speed mode the count source is f(XcIN).

• Interrup

The interrupt generation at underflow is the same as already explained for the timer mode.

Explanation of operation

Counting operation is the same as in timer mode. Moreover the pulse which is inverted each time the timer underflows is output from CNTRo/CNTR1 pin. When the CNTRo/CNTR1 active edge switch bit (b5) of TXM or TYM is "0", output starts with "H" level. When set to "1", output starts with "L" level.



#### ■Precautions

Set the double-function port of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin to output in this mode.

[During timer operation stop]

The output from CNTRo/CNTR1 pin is initialized to the level set through CNTRo/CNTR1 active edge switch bit.

[During timer operation enabled]

When the value of the CNTR0/CNTR1 active edge switch bit is written over, the output level of CNTR0/CNTR1 pin is inverted.

Figure 20 shows the timing chart of the pulse output mode.

## (3) Pulse period measurement mode

Mode selection

This mode can be selected by setting "010" to the following bits.

Timer X operating mode bit (bits 2 to 0) of TXM

Timer Y operating mode bit (bits 2 to 0) of TYM

· Count source selection

In high- or middle-speed mode, f(XIN)/2 or f(XIN)/16 can be selected as the count source.

In low-speed mode the count source is f(XcIN).

• Interrupt

The interrupt generation at underflow is the same as already explained for the timer mode. Bits 0 or 1 of IREQ2 is set to "1" synchronously to pulse period measurement completion.

• Explanation of operation

[During timer operation stop]

Select the count source. Next, select the interval of the pulse periods to be measured. When bit 5 of the TXM or TYM is set to "0", the timer counts during the interval of one falling edge of CNTRo/CNTR1 pin input until the next falling edge of input. If bits 5 are set to "1", the timer counts during the interval of one rising edge until the next rising edge.

[During timer operation enabled]

The pulse period measurement starts by setting bit 0 or 1 of TXYCON to "0" and the timer counts down from the value that was set to the timer before the start of measurement. When a valid edge of measurement start/stop is detected, the 1's complement of the timer value is written to the timer latch and "FFFF16" is set to the timer. Furthermore when the timer underflows, a timer X/Y interrupt request occurs and "FFFF16" is set to the timer. The measured value is held until the next measurement completion.

#### ■Precautions

Set the double-function port of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin to input in this mode.

A read-out of timer value is impossible in this mode. The timer is written to only during timer stop (no measurement of pulse periods). Since the timer latch in this mode is specialized for the read-out of measured values, do not perform any write operations during measurement.

The timer is set to "FFFF16" when the timer either underflows or a valid edge of pulse period measurement is detected. Due to that, the timer value at the start of measurement depends on the timer value before the start of measurement.

Figure 19 shows the timing chart of the pulse period measurement mode.

#### (4) Pulse width measurement mode

Mode selection

This mode can be selected by setting "011" to the following bits.

Timer X operating mode bit (bits 2 to 0) of TXM

Timer Y operating mode bit (bits 2 to 0) of TYM

Count source selection

In high- or middle-speed mode, f(XIN)/2 or f(XIN)/16 can be selected as the count source.

In low-speed mode the count source is f(XcIN).

Interrupt

The interrupt generation at underflow is the same as already explained for the timer mode. Bit 0 or 1 of IREQ2 is set to "1" synchronously to pulse width measurement completion.

• Explanation of operation

[During timer operation stop]

Select the count source. Next, select the interval of the pulse widths to be measured. When bit 5 of TXM or TYM is set to "1", the timer counts during the interval of one falling edge of CNTR0/CNTR1 pin input until the next rising edge of input ("L" interval). If bit 5 is set to "0", the timer counts during the interval of one rising edge until the next falling edge ("H" interval).

[During timer operation enabled]

The pulse width measurement starts by setting bit 0 or 1 of TXYCON to "0" and the timer counts down from the value that was set to the timer before the start of measurement. When a valid edge of measurement completion is detected, the 1's complement of the timer value is written to the timer latch and "FFFF16" is set to the timer. Furthermore when the timer underflows, a timer X/Y interrupt request occurs and "FFFF16" is set to the timer. The measured value is held until the next measurement completion.

#### ■Precautions

Set the double-function port of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin to input in this mode.

A read-out of timer value is impossible in this mode. The timer is written to only during timer stop (no measurement of pulse widths). Since the timer latch in this mode is specialized for the read-out of measured values, do not perform any write operations during measurement.

The timer value is set to "FFFF16" when the timer either underflows or a valid edge of pulse widths measurement is detected. Due to that, the timer value at the start of measurement depends on the timer value before the start of measurement.

Figure 20 shows the timing chart of the pulse width measurement mode.

## (5) Programmable waveform generation mode

• Mode selection

This mode can be selected by setting "100" to the following bits.

Timer X operating mode bit (bits 2 to 0) of TXM

Timer Y operating mode bit (bits 2 to 0) of TYM

Count source selection

In high- or middle-speed mode, f(XIN)/2, f(XIN)/16, or f(XCIN) can be selected as the count source.

In low-speed mode the count source is f(Xcin).

Interrupt

The interrupt generation at underflow is the same as already



explained for the timer mode.

Explanation of operation

Counting operation is the same as in timer mode. Moreover the timer outputs the data set in the corresponding output level latch (bit 4 of TXM or TYM) to CNTR<sub>0</sub>/CNTR<sub>1</sub> pin each time the timer underflows. After the timer underflows, the generation of optional waveform from CNTR<sub>0</sub>/CNTR<sub>1</sub> pin is possible through a change of values in the output level latch and timer latch.

#### ■Precautions

Set the double-function port of  $CNTR_0/CNTR_1$  pin to output in this mode.

Figure 23 shows the timing chart of the programmable waveform generation mode.

#### (6) Programmable one-shot generating mode

• Mode selection

This mode can be selected by setting "101" to the following bits.

Timer X operating mode bit (bits 2 to 0) of TXM

Timer Y operating mode bit (bits 2 to 0) of TYM

• Count source selection

In high- or middle-speed mode, f(XIN)/2 or f(XIN)/16 can be selected as the count source.

Interrupt

The interrupt generation at underflow is the same as already explained for the timer mode. The one-shot generating trigger condition must be set to the INTo interrupt edge selection bit (b0) and INT1 interrupt edge selection bit (b1) of INTEDGE. Setting these bits to "0" causes the interrupt request being triggered by a falling edge, setting them to "1" causes the interrupt request being triggered by a rising edge. The INTo interrupt request bit (b0) and INT1 interrupt request bit (b1) of IREQ1 are set to "1" by detecting the active edge of the INT pin.

Explanation of operation

For a "H" one-shot pulse, set bit 5 of TXM, TYM to "0".

[During timer operation stop]

The output level of CNTR0/CNTR1 pin is initialized to "L" at mode selection. Set the one-shot pulse width to TXH, TXL, TYH, TYL. A trigger generation during timer stop (input signal to INT0/INT1 pin) is invalid.

[During timer operation enabled]

When a trigger generation is detected, "H" is output, and at underflow "L" is output from CNTR<sub>0</sub>/CNTR<sub>1</sub> pin.

For a "L" one-shot pulse set bit 5 of TXM, TYM to "1".

[During timer operation stop]

The output level of CNTRo/CNTR1 pin is initialized to "H" at mode selection. Set the one-shot pulse width to TXH, TXL, TYH, TYL. A trigger generation during timer stop (input signal to INTo/INT1 pin) is invalid.

[During timer operation enabled]

When a trigger generation is detected, "L" is output, and at underflow "H" is output from CNTRo/CNTR1 pin.

#### ■Precautions

- Set the double-function port of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin to output and the double-function port of INT<sub>0</sub>/INT<sub>1</sub> pin to input in this mode.
- This mode is unused in low-speed mode.

 During one-shot generation permission or one-shot generation the output level from CNTRo/CNTR1 pin changes if the value of the CNTRo/CNTR1 active edge switch bit is inverted.

Figure 24 shows the timing chart of the programmable one-shot generating mode.

#### (7) PWM mode

Mode selection

This mode can be selected by setting "110" to the following bits.

Timer X operating mode bit (bits 2 to 0) of TXM

Timer Y operating mode bit (bits 2 to 0) of TYM

• Count source selection

In high- or middle-speed mode,  $f(X_{IN})/2$  or  $f(X_{IN})/16$  can be selected as the count source.

• Interrupt

With a rising edge of CNTR<sub>0</sub>/CNTR<sub>1</sub> output, the timer X interrupt request bit (b4) and timer Y interrupt request bit (b5) of IREQ1 are set to "1"

• Explanation of operation

PWM waveform is output from CNTR<sub>0</sub> pin (in case of timer X) or from CNTR<sub>1</sub> pin (in case of timer Y).

The "H" interval of PWM waveform is determined by the setting value m (m=0 to 255) of TXH and TYH and the "L" interval of PWM waveform is determined by the setting value n (n=0 to 255) of TXL and TYL.

The PWM cycles are:

PWM cycle time = (m+n)·ts

PWM duty = m/(m+n)

where: ts: period of timer X/timer Y count source

[During count operation stop]

When a timer value is set to TXL, TXH, TYL, TYH by writing data to timer and timer latch at the same time. When setting this value, the output of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin is initialized to the "H" level.

[During count operation enabled]

By setting the bit 0 or 1 of TXYCON to "0", an "H" interval of TXH or TYH is output first, and after that a "L" level interval of TXL or TYL are output next. These operations are repeated continuously. The PWM output is changed after the underflow by setting a timer value, which is set by writing data to the timer latch only, to TXL, TXH, TYL, TYH.

#### ■Precautions

- Set the double-function port of CNTR<sub>0</sub>/CNTR<sub>1</sub> pin to output in this mode.
- This mode is unused in low-speed mode.
- When the PWM "H" interval is set to "0016", PWM output is "L".
- When the PWM "L" interval is set to "0016", PWM output is "H".
- When the PWM "H" interval and "L" interval are set to "0016", PWM output is "L".
- When a PWM "H" interval or "L" interval is set to "0016" at least for a short time, timer X/timer Y interrupt request does not occur.
- When the value set to the timer latch is "0016", the value is undefined since the timer counts down by dummy count operation.

Figure 23 shows the timing chart of the PWM mode.



#### ■Precautions regarding all modes

• Timer X, timer Y writing control

One of the following operation is selected by bit 3 of TXM or TYM for timer  $\boldsymbol{X}$  or timer  $\boldsymbol{Y}$ .

Writing data to the corresponding latch and timer at the same time

Writing data to only corresponding latch

When the operation "writing data to only corresponding latch" is selected, the value is set to the timer latch by writing a value to timer X/Y address and a timer is renewed at the next underflow. After releasing a reset, "writing the corresponding latch and timer at the same time" is selected. When a value is written to timer X/Y address, a value is set to a timer and a timer latch at the same time. When "writing data to only corresponding latch" is selected, if writing to a reload latch and an underflow are performed at the same timing, the timer value is undefined.

- Timer X, timer Y read control
  In pulse period measurement mode and pulse width measurement
  mode the timer value cannot be read-out. In all other modes readout operations without effect to count operations/stops are possible.
  However, the timer latch value cannot be read-out.
- Precautions regarding the CNTR<sub>0</sub>/CNTR<sub>1</sub> active edge switch bit and the INT<sub>0</sub>/INT<sub>1</sub> interrupt edge selection bit: The CNTR<sub>0</sub>/CNTR<sub>1</sub> active edge switch bit and the INT<sub>0</sub>/INT<sub>1</sub> interrupt edge selection bit settings have an effect also on each interrupt active edge.





Fig. 15. Block diagram of Timer X and Timer Y





Fig. 16. Structure of Timer X mode register, Timer Y mode register, and Timer XY control register



Fig. 17. Timing chart of Timer•Event counter mode



Fig. 18. Timing chart of Pulse output mode



Fig. 19 Timing chart of Pulse period measurement mode



Fig. 20. Timing chart of Pulse width measurement mode





Fig. 21. Timing chart of Programmable waveform generating mode



Fig. 22. Timing chart of Programmable one-shot generating mode





Fig. 23. Timing chart of PWM mode

## ●Timer 1, Timer 2, Timer 3

Timer 1 to 3 are 8-bit timers for which the count source can be selected through timer 123 mode register.

#### (1) Timer 2 write control

Timer 2 write control bit (b2) of timer 123 mode register allows to select whether a value written to timer 2 is written to timer latch and timer synchronously or to the timer latch only.

If only the timer latch is written to, the value is set only to the reloadlatch by writing a value to the timer address at that time. The content of timer is reloaded with the next underflow. Usually writing operation to the timer latch and timer synchronously is selected. And a value is written to the timer latch and timer synchronously when a value is written to the timer address.

If only the timer latch is written to, it may occur that the value set to the counter is not constant, when the timing with which the reloadlatch is written to and the underflow timing is nearly the same.

#### (2) Timer 2 output control

When timer 2 output (Tout) is enabled, inverted signals are output from Tout pin each time timer 2 has underflow. For this reason, set the double-function port of Tout pin to output mode.

#### ■Precautions on timers 1 to 3

When the count source for timer 1 to 3 is switched, it may occur that short pulses are generated in count signals and that the timer count value shows big changes. When timer 1 output is selected as timer 2 or timer 3 count source, short pulses are generated to signals output from timer 1 through writing timer 1. Due to that, the count values for timer 2 and 3 may change very often.

Therefore, when the count sources for timer 1 to 3 are set, set the values in order starting from timer 1.



Fig. 24. Structure of Timer 123 mode register



Fig. 25. Block diagram of Timer



## •Real time output port

The 3807 group has two on-chip sets of real time output ports (RTP). The two sets of real time output ports consist of two 16-bit timers A and B and eight 8-bit real time port registers. Synchronous to the reloading of timers A and B, the real time port register values are output from ports P82 to P87, P30 and P31. The real time port registers consist of 8-bit register 0 to 7. Each port with its corresponding bits is shown in figure 26.

Timer A and timer B have each two 16-bit timer latches. Figure 26 shows the real time port block diagram and figure 27 and 28 show the structure of the real time port control registers 0 to 3.

There are four operating modes for real time ports which are: 8 repeated load mode, 6 repeated load mode, 5 repeated load mode and one-shot pulse generating mode. Each operating mode can be set for timer A and timer B separately. However, switch modes during timer count stop.

#### (1) 8 repeated load mode

The output operation for each value of the real time port registers 7 to 0 is performed repeatedly in association with an alternate underflow of the corresponding timer latch 1 or 0. The real time port output pointer changes in sequence as a cycle of 8 repeated load operations as "7, 6, 5, 4, 3, 2, 1, 0, 7, 6, 5, 4, 3, 2, 1, 0, 7, 6, 5, ...."

The initial value at the generation of a start trigger can be specified by setting a value in the output pointer. Figure 29 shows a timing chart of 8 repeated load mode.

#### (2) 6 repeated load mode

The output operation for each value of real time port registers 5 to 0 is performed repeatedly in association with an alternate underflow of the corresponding timer latch 1 to 0. The real time port output pointer changes in sequence as a cycle of 6 repeated load operations as "5, 4, 3, 2, 1, 0, 5, 4, 3, 2, 1, 0, 5, 4, ...."

The initial value at the generation of a start trigger can be specified by setting a value in the output pointer. Figure 30 shows a timing chart of the 6 repeated load mode.

#### (3) 5 repeated load mode

The output operation for each value of real time port registers 4 to 0 is performed repeatedly in association with an alternate underflow of the corresponding timer latch 1 or 0. The real time port output pointer changes in sequence as a cycle of 5 repeated load operations as "4, 3, 2, 1, 0, 4, 3, 2, 1, 0, 4, 3, 2, 1, ...." The initial value at the generation of a start trigger can be specified by setting a value in the output pointer. Figure 31 shows a timing chart of the 5 repeated load mode.

## (4) One-shot pulse generation mode

The output operation for each value of real time port registers 2 to 0 is performed only once in association with trigger generation and an underflow of timer latch 1 or 0. After a trigger is generated, the value of real time port register 1 is output from the real time output port and the output pointer value becomes "0002". At each underflow of the timer, the each value of real time port registers 0 and 2 is output in ascending sequence, then the operation is completed.

After completion of the operation, the value of real time port register 2 is continuously output from the real time output port and the output pointer value continues to be "0012" until the next start trigger is

generated. In this condition, the real time port function is in the wait status.

When this mode is selected, the pointer value is not changed by writing a value into the output pointer. If external trigger is specified as trigger selection when this mode is selected, a rising and falling double edge trigger is generated regardless of the contents of the INT4 interrupt source bit (b7) of the interrupt edge selection register.

Figure 32 shows a timing chart of the one-shot pulse generation mode.

#### (5) Selection of timer interrupt mode

The timer is a count-down system. The contents of the timer latch are reloaded by the count pulse subsequent to the moment when the contents of the counter becomes "000016". At the same time, the interrupt request bit corresponding to each timer is set to "1." The interrupt request corresponding to the value of the real time port output pointer can also be controlled. For controlling the interrupt request bit, refer to the item pertaining to the timer interrupt mode selection bit of the real time port control register 1,2 shown in figure 27 and 28.

#### (6) Switch of timer count source

The timer A and the timer B can select the system clock  $\phi$  divided by 2 or 16 as a count source with the timer A, B count source selection bit (b0) of real time port control register 0.

#### [Timer latches]

Each of the timer A and the timer B has two 16-bit timer latches. Data is written into the 8 low-order bits and the 8 high-order bits in this order. When the high-order side has been written, the next latch is automatically specified. The writing pointer changes in sequence as "1, 0, 1, 0, 1, ...." The timer latch to be written first can be specified by setting the timer writing pointer. Data is not written directly into the timer A and the timer B. When reading the contents of the timer, the count value at that point of time is read. Read the high-order side first and then the low-order side. The low-order side value is read with the same timing as that for the high-order side value and held at the timer read latch. The data held state is released by reading the low-order side. At a reload operation of the timer A or the timer B. Timer latch 1 is reloaded as the initial value after a trigger is generated. After that, the timer latch is reloaded in sequence as "0, 1, 0, 1, ...."

## [Start trigger]

The operation of the real time port is started by a start trigger. When a start trigger is generated, the value of the real time port register specified by the output pointer (the value of real time port register 1 in the one-shot pulse generation mode) is output from the real time output port.

The value of timer latch 1 is reloaded into the timer A or the timer B and the timer count A, B source stop bit is released, so that the timer count is started.

After that, when the timer underflows, data is transferred from the real port register to the real time output port.

As a start trigger, either internal trigger or external trigger can be selected by the timer A start trigger selection bit (b2) or timer B start trigger selection bit (b5) of real time port control register 0.



When the internal trigger is selected, a start trigger is generated by an input signal of the INT4 pin. The start trigger becomes a falling edge when the INT4 interrupt edge selection bit is "0" and a rising edge when this bit is "1".

When the external trigger is selected in the one-shot pulse generation mode, the start trigger becomes a rising/falling double edge trigger regardless of the contents of the INT4 interrupt edge selection bit.

#### [Real time port registers] RTP

The data to be output to real time ports is written into 8 real time port registers 0 to 7. The correspondence between each bit of real time port registers and each port output is as follows:

P31: bit 7 of real time port registers 7 to 0

P30: bit 6 of real time port registers 7 to 0

P87: bit 5 of real time port registers 7 to 0

P86: bit 4 of real time port registers 7 to 0

P85: bit 3 of real time port registers 7 to 0

P84: bit 2 of real time port registers 7 to 0

P83: bit 1 of real time port registers 7 to 0

P82: bit 0 of real time port registers 7 to 0

It can be selected for each bit by real time port control register 3 whether the output of each port is to be used as an ordinary I/O port or a real time port output.

#### [Real time port data pointer]

It can be optionally specified by the real time port data pointers A or B and the real time port data pointer A or B switching bit in which real time port register the output data is to be set or form which real time port register the data output is to be started.

When writing output data into the real time port register, set the real time port data pointer A, B switch bit to "0" (select the R/W pointer) and also write a value into the 3 bits of the real time port data pointers A, B. With this, the real time port register for writing will be specified. After that, when a value is written into the real time port register (address 002A<sub>16</sub>), the data is written into the specified real time port register and also the R/W pointer value is automatically decreased by 1. Then writing data is enabled into the next real time port register.

A value of "0002" to "1112" can be set int the R/W pointer regardless of the operating mode specified by the timer A, B operating mode selection bit, and the R/W pointer value is automatically decreased by 1 by writing data into the real time port register. However, when a value becomes "0002", the R/W pointer value is decreased by 1 in the numeral range of stages to be used in each operating mode unless the R/W pointer is set again at the subsequent write operation to the real time port register. When "1112 (=7)" is set in the R/W pointer, the R/W pointer operation in each selected mode is as follows:

- •During 8 repeated load mode  $7 \rightarrow 6 \rightarrow 5 \rightarrow 4 \rightarrow 3 \rightarrow 2 \rightarrow 1 \rightarrow 0 \rightarrow 7 \rightarrow 6 \rightarrow 5...$
- •During 6 repeated load mode  $7 \rightarrow 6 \rightarrow 5 \rightarrow 4 \rightarrow 3 \rightarrow 2 \rightarrow 1 \rightarrow 0 \rightarrow 5 \rightarrow 4 \rightarrow 3...$
- •During 5 repeated load mode  $7 \rightarrow 6 \rightarrow 5 \rightarrow 4 \rightarrow 3 \rightarrow 2 \rightarrow 1 \rightarrow 0 \rightarrow 4 \rightarrow 3 \rightarrow 2 \dots$
- •During one-shot pulse generation mode

$$7 {\rightarrow} 6 {\rightarrow} 5 {\rightarrow} 4 {\rightarrow} 3 {\rightarrow} 2 {\rightarrow} 1 {\rightarrow} 0 {\rightarrow} 2 {\rightarrow} 1 {\rightarrow} 0 ....$$

When reading the real time port register, set the real time port data pointer A, B switch bit to "0" (select the R/W pointer) and also writing a value into the 3 bits of the real time port data pointer A, B to specify the real time port register for reading. After that, the value of the

specified real time port register can be read by reading the real time port register (address 002A<sub>16</sub>). In this care, however, the R/W pointer value is not counted down automatically. Accordingly, to read another real time port register, rewrite the R/W pointer beforehand.

To specify a read port register to be output to the real time output port, set the real time port data pointer A, B switch bit to "1" (select an output pointer) and also set a value in the 3 bits of the real time port data pointer A or B.

When a start trigger is generated, data is output beginning with the real time port register set in the output pointer and the output pointer value is automatically decreased by 1.

At each underflow of the timer A or timer B, the output pointer value is automatically decreased by 1. Regarding the case of the one-shot pulse generation mode, however, refer to the item pertaining to the one-shot pulse generation mode.

When the real time port data pointer A to B has been read, only the output pointer can be read.

#### ■Notes regarding all modes

- •When the trigger is generated again during timer count operation, the operation is started from the beginning. In this case, put an interval of 3 cycles or more between the generation of a trigger and the generation of the next trigger, If the generation of the next trigger occurs almost concurrently with the underflow timing of the timer, the next real time output may not be performed normally.
- •To stop the timer count after generation of a start trigger, write "1" in the timer A, B count source stop bit of real time port control register 0 at an interval of 3 cycles or more of the timer count source.
- •To change the contents of the real time port data pointer A, B switch bit, the real time port data pointer must be specified simultaneously. Therefore, use the LDM/STA instruction instead of the SEB/CLB instruction.
- •If the timer A, B count source stop bit is changed ("1"→"0") by a start trigger between the read operation and the write operation of a read-modify-write instruction such as the SEB instruction which is used in real time port control register 0, the timer count will stop, having an effect on the real time output.

An maximum interval of 2 cycles of the count source is required before the timer A, B count source stop bit is cleared to "0" which indicates the count operation state after a start trigger is generated regardless of whether the start trigger is an internal trigger or an external trigger.

Accordingly, do not use the read-modify-write instruction for real time port control register 0 in this period. If a write operation for real time port control register 0 with any purpose other than stopping the timer count is performed concurrently with the generation of a start trigger, be sure to use such an instruction for writing "0" into the timer A, B count source stop bit as the LDM/STA instruction.

Even if "0" is written into the timer A, B count source stop bit, the timer count remains in the stop state without change.

- •When the timing for writing to the high-order side reload latch is almost equal to the underflow timing, an undesirable value may be set in the timer A or timer B.
- •If the real time output port is selected by real time port control register 3 after resetting, "L" is output from this pin until a start trigger is generated.





Fig. 26. Block diagram of Real time output port





Fig. 27. Structure of Real time output port related register (1)



Fig. 28 Structure of Real time output port related register (2)





Fig. 29. 8 repeated load mode operation



Fig. 30. 6 repeated load mode operation



Fig. 31. 5 repeated load mode operation



Fig. 32. One-shot pulse generating mode operation



## Serial I/O ●Serial I/O1

Serial I/O1 can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer (baud rate generator) is also provided for baud rate generation during Serial I/O1 operation

#### (1) Clock Synchronous Serial I/O Mode

Clock synchronous serial I/O1 mode can be selected by setting the serial I/O1 mode selection bit (b6) of the serial I/O1 control register to "1." For clock synchronous serial I/O, the transmitter and the receiver must use the same clock for serial I/O1 operation. If an internal clock is used, transmit/receive is started by a write signal to the Transmit/Receive buffer register (TB/RB) (address:001816).



Fig. 33. Block diagram of clock synchronous serial I/O1



Fig. 34. Operation of clock synchronous serial I/O1 function



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### (2) Asynchronous Serial I/O (UART) Mode

Asynchronous serial I/O1 mode (UART) can be selected by clearing the Serial I/O1 mode selection bit (b6) of the Serial I/O1 control register to "0." Eight serial data transfer formats can be selected and the transfer formats used by a transmitter and receiver must be identical.

The transmit and receive shift registers each have a buffer (the two buffers have the same address in memory). Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer, and receive data is read from the receive buffer. The transmit buffer can also hold the next data to be transmitted, and the receive buffer can hold a character while the next character is being received.



Fig. 35. Block diagram of UART serial I/O1



Fig. 36. Operation of UART serial I/O1 function



#### [Transmit Buffer Register/Receive Buffer Register] TB/RB (001816)

The transmit buffer and the receive buffer are located in the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0".

#### [Serial I/O 1 Status Register] SIO1STS (0019<sub>16</sub>)

The read-only serial I/O1 status register consists of seven flags (b0 to b6) which indicate the operating status of the serial I/O1 function and various errors. Three of the flags (b4 to b6) are only valid in UART mode. The receive buffer full flag (b1) is cleared to "0" when the receive buffer is read.

The error detection is performed at the same time data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A writing to the serial I/O1 status register clears all the error flags OE, PE, FE, and SE (b3 to b6, respectively). Writing "0" to the serial I/O1 enable bit (SIOE: b7 of the serial I/O1 control register) also clears all the status flags, including the error flags.

All bits of the serial I/O1 status register are initialized to "0" at reset, but if the transmit enable bit (b4) of the serial I/O1 control register has been set to "1", the transmit shift register shift completion flag (b2) and the transmit buffer empty flag (b0) become "1."

#### [Serial I/O1 Control Register] SIO1CON (001A<sub>16</sub>)

The serial I/O1 control register contains eight control bits for serial I/O1 functions.

## [UART Control Register] UARTCON (001B16)

The UART control register consists of four control bits (b0 to b3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer. One bit in this register (b4) is always valid and sets the output structure of the P45/TxD pin.

#### [Baud Rate Generator] BRG (001C16)

The baud rate generator determines the baud rate for serial transfer. With the 8-bit counter having a reload register the baud rate generator divides the frequency of the count source by 1/(n+1), where n is the value written to the baud rate generator.



Fig. 37. Structure of serial I/O1 related register



#### SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### ●Serial I/O2

The serial I/O2 can be operated only as the clock synchronous type. As a synchronous clock for serial transfer, either internal clock or external clock can be selected by the serial I/O2 synchronous clock selection bit (b6) of serial I/O2 control register 1.

The internal clock incorporates a dedicated divider and permits selecting 6 types of clock by the internal synchronous clock selection bit (b2, b1, b0) of serial I/O2 control register 1.

Regarding SOUT2 and SCLK2 being output pins, either CMOS output format or N-channel open-drain output format can be selected by the P71/SOUT2, P72/SCLK2 P-channel output disable bit (b7) of serial I/O2 control register 1.

When the internal clock has been selected, a transfer starts by a write signal to the serial I/O2 register (address 001F<sub>16</sub>). After completion of data transfer, the level of the Soutz pin goes to high impedance automatically but bit 7 of the serial I/O2 control register 2 is not set to "1" automatically.

When the external clock has been selected, the contents of the serial I/O2 register is continuously sifted while transfer clocks are input. Accordingly, control the clock externally. Note that the Soutz pin does not go to high impedance after completion of data transfer.

To cause the Sout2 pin to go to high impedance in the case where the external clock is selected, set bit 7 of the serial I/O2 control register 2 to "1" when Sclk2 is "H" after completion of data transfer. After the next data transfer is started (the transfer clock falls), bit 7 of the serial I/O2 control register 2 is set to "0" and the Sout2 pin is put into the active state.

Regardless of the internal clock to external clock, the interrupt request bit is set after the number of bits (1 to 8 bits) selected by the optional transfer bit is transferred. In case of a fractional number of bits less than 8 bits as the last data, the received data to be stored in the serial I/O2 register becomes a fractional number of bits close to MSB if the transfer direction selection bit of serial I/O2 control register 1 is LSB first, or a fractional number of bits close to LSB if the said bit is MSB first. For the remaining bits, the previously received data is shifted.

At transmit operation using the clock synchronous serial I/O, the SCMP2 signal can be output by comparing the state of the transmit pin SOUT2 with the state of the receive pin SIN2 in synchronization with a rise of the transfer clock. If the output level of the SOUT2 pin is equal to the input level to the SIN2 pin, "L" is output from the SCMP2 pin. If not, "H" is output. At this time, an INT2 interrupt request can also be generated. Select a valid edge by bit 2 of the interrupt edge selection register (address 003A16).

## [Serial I/O2 Control Registers 1, 2] SIO2CON1 / SIO2CON2

The serial I/O2 control registers 1 and 2 are containing various selection bits for serial I/O2 control as shown in Figure 40.



Fig. 38 Structure of Serial I/O2 control registers 1, 2





Fig. 39. Block diagram of Serial I/O2



Fig. 40. Timing chart of Serial I/O2





Fig. 41 ScMP2 output operation

#### **A-D Converter**

#### [A-D Conversion Register] AD (address 003516)

The A-D conversion register is a read-only register that contains the result of an A-D conversion. When reading this register during an A-D conversion, the previous conversion result is read.

#### [A-D Control Register] ADCON

The A-D control register controls the A-D conversion process. Bits 0 to 3 of this register select specific analog input pins. Bit 4 signals the completion of an A-D conversion. The value of this bit remains at "0" during an A-D conversion, then changes to "1" when the A-D conversion is completed. Writing "0" to this bit starts the A-D conversion. When bit 6, which is the AD external trigger valid bit, is set to "1", this bit enables A-D conversion at a falling edge of an ADT input. Set ports which is also used as ADT pins to input when using an A-D external trigger. Bit 5 is the ADVREF input switch bit. Writing "1" to this bit, this bit always causes ADVREF connection. Writing "0" to this bit causes ADVREF connection only during A-D conversion and cut off when A-D conversion is completed.

#### [Comparison Voltage Generator]

The comparison voltage generator divides the voltage between AVss and ADVREF by 256, and outputs the divided voltages.

#### [Channel Selector]

The channel selector selects one of the input ports AN12 to AN0 and inputs it to the comparator.

#### [Comparator and Control Circuit]

The comparator and control circuit compares an analog input voltage with the comparison voltage and stores the result in the A-D conversion register. When an A-D conversion is completed, the control circuit sets the AD conversion completion bit and the AD conversion interrupt request bit to "1."

Note that the comparator is constructed linked to a capacitor, so set

f(XIN) to at least 500kHz during A-D conversion. Use a CPU system clock dividing the main clock XIN as the internal clock  $\phi$ .

#### ■Note

When the A-D external trigger is invalidated by the AD external trigger valid bit, any interrupt request is not generated at a fall of the ADT input. When the AD external trigger valid bit is set to "1" beforehand, A-D conversion is not started by writing "0" into the AD conversion completion bit and "0" is not written into the AD conversion completion bit. Do not set "0" in the AD conversion completion bit concurrently with the timing at which the AD external trigger valid bit is rewritten. Put an interval of at least 50 cycles to more of the internal clock  $\phi$  between a start of A-D conversion and the next start of A-D conversion.



Fig. 42. Structure of A-D control register



Fig. 43. Block diagram of A-D converter

#### **D-A Converter**

The 3807 group has an on-chip D-A converter with 8-bit resolution and 4 channels (DAi (i=1—4)). The D-A converter is performed by setting the value in the D-A conversion register. The result of D-A converter is output from DAi pin by setting the DAi output enable bits to "1." When using the D-A converter, the corresponding port direction register bit (P65/DAVREF/AN10, P56/DA1, P57/DA2, P80/DA3/AN11, P81/DA4/AN12) should be set to "0" (input status).

The output analog voltage V is determined by the value n (base 10) in the D-A conversion register as follows:

V=DAVREF x n/256 (n=0 to 255)
Where DAVREF is the reference voltage.

At reset, the D-A conversion registers are cleared to "0016", the DAi output enable bits are cleared to "0", and DAi pin is set to input (high impedance). The DA output is not buffered, so connect an external buffer when driving a low-impedance load.



Fig. 44. Structure of D-A control register



Fig. 45. Block diagram of D-A converter



Fig. 46. Equivalent connection circuit of D-A converter



## **Analog Comparator**

An analog comparator circuit which is independent of peripheral circuits in the microcomputer is incorporated (**Note**).

An analog comparator outputs the result of comparison with an input voltage of CMPREF pin which is specified as a reference voltage and an input voltage of CMPIN pin to CMPOUT pin. The result is "1" when the input voltage to port CMPIN is higher than the voltage applied to port CMPREF and "0" when the voltage is lower.

Because the analog comparator consists of an analog MOS circuit, set the input voltage to the CMPIN pin and the CMPREF pin within the following range:

#### Vss +1.2 V to CMPVcc-0.5V

#### ■Note

The analog comparator circuit is separated from the MCU internal peripheral circuit in the microcomputer. Accordingly, even if the microcomputer runs away, the analog comparator is still in operation. For this reason, the analog comparator can be used for safety circuit design.



Fig. 47. Block diagram of Analog comparator

### **Watchdog Timer**

The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit watchdog timer L and a 8-bit watchdog timer H.

#### Standard operation of watchdog timer

When any data is not written into the watchdog timer control register (address 0017<sub>16</sub>) after resetting, the watchdog timer is in the stop state. The watchdog timer starts to count down by writing an optional value into the watchdog timer control register (address 0017<sub>16</sub>) and an internal resetting takes place at an underflow of the watchdog timer H.

Accordingly, programming is usually performed so that writing to the watchdog timer control register (address 001716) may be started before an underflow. When the watchdog timer control register (address 001716) is read, the values of the 6 high-order bits of the watchdog timer H, STP instruction disable bit, and watchdog timer H count source selection bit are read.

#### (1) Initial value of watchdog timer

At reset or writing to the watchdog timer control register (address 0017<sub>16</sub>), each watchdog timer H and L is set to "FF<sub>16</sub>."

#### (2) Watchdog timer H count source selection bit operation

Bit 7 of the watchdog timer control register (address 0017<sub>16</sub>) permits selecting a watchdog timer H count source. When this bit is set to "0", the count source becomes the underflow signal of watchdog timer L. The detection time is set then to f(XIN)=131.072 ms at 8 MHz frequency and f(XCIN)=32.768 s at 32 kHz frequency.

When this bit is set to "1", the count source becomes the signal divided by 16 for f(XIN) (or f(XCIN)). The detection time in this case is set to f(XIN)=512  $\mu$ s at 8 MHz frequency and f(XCIN)=128 ms at 32 KHz frequency. This bit is cleared to "0" after resetting.

#### (3) Operation of STP instruction disable bit

Bit 6 of the watchdog timer control register (address 0017<sub>16</sub>) permits disabling the STP instruction when the watchdog timer is in operation

When this bit is "0", the STP instruction is enabled.

When this bit is "1", the STP instruction is disabled.

Once the STP instruction is executed, an internal resetting takes place. When this bit is set to "1", it cannot be rewritten to "0" by program. This bit is cleared to "0" after resetting.



Fig. 48. Block diagram of Watchdog timer



Fig. 49. Structure of Watchdog timer control register



## **Clock output function**

The internal clock  $\phi$  can be output from I/O port P34. Control of I/O ports and clock output function can be performed by port P2P3 control register (address 001516).

#### (1) I/O ports or clock output function selection

The P34 clock output control bit (b0) of port P2P3 control register selects the I/O port or clock output function. When clock output function is selected, the clock is output regardless of the port P34 direction register settings.

Directly after bit 0 is written to, the port or clock output is switched synchronous to a falling edge of clock frequency selected by the output clock frequency selection bit. When memory expansion mode or microprocessor mode is selected in CPU mode register (b1, b0), clock output is selected on regardless of P34 clock output control bit settings or port P34 direction register settings.

#### (2) Selection of output clock frequency

The output clock frequency selection bits (b3, b2, b1) of port P2P3 control register select the output clock frequency.

The output waveform when f(XIN) or f(XCIN) is selected, depends on XIN or XCIN input waveform however; all other output waveform settings have a duty cycle of 50%.



Fig. 50. Structure of Port P2P3 control register



Fig. 51. Block diagram of Clock output function



## SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

#### **Reset Circuit**

To reset the microcomputer,  $\overline{RESET}$  pin should be held at an "L" level for 2  $\mu s$  or more. Then the  $\overline{RESET}$  pin is returned to an "H" level (the power source voltage should be between 2.7 V and 5.5 V, and the oscillation should be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage is less than 0.54 V for Vcc of 2.7 V.



Fig. 52. Reset circuit example



Fig. 53. Reset sequence



|                                      | Address Register contents           |                                        | Address Register contents           |
|--------------------------------------|-------------------------------------|----------------------------------------|-------------------------------------|
| (1) Port P0                          | 000016 0016                         | (34) Timer 3                           | 002616 FF <sub>16</sub>             |
| (2) Port P0 direction register       | 000116 0016                         | (35) Timer X mode register             | 002716 0016                         |
| (3) Port P1                          | 000216 0016                         | (36) Timer Y mode register             | 002816 0016                         |
| (4) Port P1 direction register       | 000316 0016                         | (37) Timer 123 mode register           | 002916 0016                         |
| (5) Port P2                          | 000416 0016                         | (38) Real time port register 0—7       | 002A <sub>16</sub> 00 <sub>16</sub> |
| (6) Port P2 direction register       | 000516 0016                         | (39) Real time port control register 0 | 002B <sub>16</sub> 1 0 0 1 0 0 0 0  |
| (7) Port P3                          | 000616 0016                         | (40) Real time port control register 1 | 002C <sub>16</sub> 1 0 0 0 0        |
| (8) Port P3 direction register       | 000716 0016                         | R/W pointer                            | - 1 1 1                             |
| (9) Port P4                          | 000816 0016                         | Output pointer                         | -1111                               |
| (10) Port P4 direction register      | 000916 0016                         | (41) Real time port control register 2 | 002D <sub>16</sub> 1 0 0 0 0        |
| (11) Port P5                         | 000A16 0016                         | R/W pointer                            | - 1 1 1                             |
| (12) Port P5 direction register      | 000B16 0016                         | Output pointer                         | -1111                               |
| (13) Port P6                         | 000C16 0016                         | (42) Real time port control register 3 | 002E16 0016                         |
| (14) Port P6 direction register      | 000D16 0016                         | (43) Timer A (low-order)               | 002F <sub>16</sub> FF <sub>16</sub> |
| (15) Port P7                         | 000E16 0016                         | (44) Timer A (high-order)              | 003016 FF16                         |
| (16) Port P7 direction register      | 000F16 0016                         | (45) Timer B (low-order)               | 0031 <sub>16</sub> FF <sub>16</sub> |
| (17) Port P8                         | 001016 0016                         | (46) Timer B (high-order)              | 003216 FF16                         |
| (18) Port P8 direction register      | 001116 0016                         | (47) D-A control register              | 003316 0016                         |
| (19) Timer XY control register       | 001416 0 0 0 0 0 0 1 1              | (48) A-D control register              | 003416 0 0 0 1 0 0 0 0              |
| (20) Port P2P3 control register      | 001516 * 0 0 0 0 0 0                | (49) D-A1 conversion register          | 003616 0016                         |
| (21) Pull-up control register        | 001616 0016                         | (50) D-A2 conversion register          | 003716 0016                         |
| (22) Watchdog timer control register | 001716 0 0 1 1 1 1 1 1              | (51) D-A3 conversion register          | 003816 0016                         |
| (23) Serial I/O1 status register     | 001916 1 0 0 0 0 0 0                | (52) D-A4 conversion register          | 003916 0016                         |
| (24) Serial I/O1 control register    | 001A <sub>16</sub> 00 <sub>16</sub> | (53) Interrupt edge selection register | 003A16 0016                         |
| (25) UART control register           | 001B <sub>16</sub> 1 1 1 0 0 0 0 0  | (54) CPU mode register                 | 003B16 0 1 0 0 1 0 * 0              |
| (26) Serial I/O2 control register 1  | 001D16 0016                         | (55) Interrupt request register 1      | 003C16 0016                         |
| (27) Serial I/O2 control register 2  | 001E <sub>16</sub> 0 0 0 0 0 1 1 1  | (56) Interrupt request register 2      | 003D16 0016                         |
| (28) Timer X (low-order)             | 002016 FF16                         | (57) Interrupt control register 1      | 003E16 0016                         |
| (29) Timer X (high-order)            | 0021 <sub>16</sub> FF <sub>16</sub> | (58) Interrupt control register 2      | 003F16 0016                         |
| (30) Timer Y (low-order)             | 002216 FF16                         | (59) Processor status register         | (PS)                                |
| (31) Timer Y (high-order)            | 002316 FF16                         | (60) Program counter                   | (PCH) FFFD16 contents               |
| (32) Timer 1                         | 0024 <sub>16</sub> FF <sub>16</sub> |                                        | (PCL) FFFC <sub>16</sub> contents   |
| (33) Timer 2                         | 002516 0116                         |                                        |                                     |

Fig. 54. Internal status at reset

## **Clock Generating Circuit**

The 3807 group has two built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. However, an external feed-back resistor is needed between XCIN and XCOUT.

Immediately after poweron, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports.

#### •Frequency control

#### (1) Middle-speed mode

The internal clock  $\phi$  is the frequency of XIN divided by 8. After reset, this mode is selected

#### (2) High-speed mode

The internal clock  $\phi$  is half the frequency of X<sub>IN</sub>.

#### (3) Low-speed mode

The internal clock  $\phi$  is half the frequency of Xcin.

#### ■Note

If you switch the mode between middle/high-speed and low-speed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub clock to stabilize, especially immediately after poweron and at returning from stop mode. When switching the mode between middle/high-speed and low-speed, set the frequency on condition that f(XIN) > 3f(XCIN).

## (4) Low power consumption mode

The low power consumption operation can be realized by stopping the main clock XIN in low-speed mode. To stop the main clock, set bit 5 of the CPU mode register to "1." When the main clock XIN is restarted (by setting the main clock stop bit to "0"), set enough time for oscillation to stabilize.

By clearing furthermore the Xcout drivability selection bit (b3) of CPU mode register to "0", low power consumption operation of less than 55  $\mu A$  (Vcc=3 V, Xcin=32 kHz) can be realized by reducing the drivability between Xcin and Xcout. At reset or during STP instruction execution this bit is set to "1" and a reduced drivability that has an easy oscillation start is set. The sub-clock Xcin-Xcout oscillating circuit can not directly input clocks that are generated externally. Accordingly, make sure to cause an external resonator to oscillate.

#### Oscillation control

## (1) Stop mode

If the STP instruction is executed, the internal clock  $\phi$  stops at an "H" level, and XIN and XCIN oscillators stop. Timer 1 is set to "FF16" and timer 2 is set to "0116."

Either XIN or XCIN divided by 16 is input to timer 1 as count source, and the output of timer 1 is connected to timer 2. The bits of the timer 123 mode register except timer 3 count source selection bit (b4) are cleared to "0". Set the timer 2/INT3 interrupt source bit to "1" and timer 1/INT2 as well as timer 2/INT3 interrupt enable bit to disabled

("0") before executing the STP instruction. Oscillator restarts when an external interrupt is received, but the internal clock  $\phi$  is not supplied to the CPU (remains at "H") until timer 2 underflows. This allows time for the clock circuit oscillation to stabilize. The internal clock  $\phi$  is supplied for the first time, when timer 2 underflows. Therefore make sure not to set the timer 2/INT3 interrupt request bit to "1" before the STP instruction stops the oscillator. When the oscillator is restarted by reset apply "L" level to port RESET until the oscillation is stable since a wait time will not be generated.

#### (2) Wait mode

If the WIT instruction is executed, the internal clock  $\phi$  stops at an "H" level. The states of XIN and XCIN are the same as the state before executing the WIT instruction. The internal clock restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted.



Fig. 55. Ceramic resonator circuit



Fig. 56. External clock input circuit





Fig. 57. System clock generating circuit block diagram (Single-chip mode)



Fig. 58. State transitions of system clock

#### **Processor Mode**

Single-chip mode, memory expansion mode, and microprocessor mode can be selected by changing the contents of the processor mode bits (CMo and CM1: b1 and b0 of address 003B16). In memory expansion mode and microprocessor mode, memory can be expanded externally through ports P0 to P3. In these modes, ports P0 to P3 lose their I/O port functions and become bus pins.

Table. 7. Port functions in memory expansion mode and microprocessor mode

| Port Name | Function                                           |
|-----------|----------------------------------------------------|
| Port P0   | Outputs 8-bits low-order byte of address.          |
| Port P1   | Outputs 8-bits high-order byte of address.         |
| Port P2   | Operates as I/O pins for data D7 to D0             |
|           | (including instruction code)                       |
| Port P3   | P30 and P31 function only as output pins           |
|           | (except that the port latch cannot be read).       |
|           | P32 is the ONW input pin.                          |
|           | P33 is the RESTout output pin. (Note)              |
|           | P34 is the $\phi$ output pin.                      |
|           | P35 is the SYNC output pin.                        |
|           | P36 is the WR output pin, and P37 is the RD output |
|           | pin.                                               |

Note: If CNVss is connected to Vss, the microcomputer goes to single-chip mode after a reset, so this pin cannot be used as the RESETou⊤ output pin.

## (1) Single-chip mode

Select this mode by resetting the microcomputer with CNVss connected to Vss.

#### (2) Memory expansion mode

Select this mode by setting the processor mode bits (b1, b0) to "01" in software with CNVss connected to Vss. This mode enables external memory expansion while maintaining the validity of the internal ROM. However, some I/O devices will not support the memory expansion mode. Internal ROM will take precedence over external memory if addresses conflict.

### (3) Microprocessor mode

Select this mode by resetting the microcomputer with CNVss connected to Vcc, or by setting the processor mode bits to "10" in software with CNVss connected to Vss. In microprocessor mode, the internal ROM is no longer valid and external memory must be used.



Fig. 59. Memory maps in various processor modes



Fig. 60. Structure of CPU mode register

#### Bus control at memory expansion

The 3807 group has a built-in  $\overline{\text{ONW}}$  function to facilitate access to external (expanded) memory and I/O devices in memory expansion mode or microprocessor mode.

If an "L" level signal is input to port P32/ONW when the CPU is in a read or write state, the corresponding read or write cycle is extended by one cycle of  $\phi$ . During this extended period, the  $\overline{\text{RD}}$  or  $\overline{\text{WR}}$  signal remains at "L". This extension function is valid only for writing to and reading from addresses 000016 to 000716 and 084016 to FFFF16, and only read and write cycles are extended.



signal has no affect on ope<u>rations</u>. The bus cycles is not extended for an address in the area 000816 to 083F16, regardless of whether the ONW signal is received.

Fig. 61. ONW function timing



## NOTES ON PROGRAMMING Processor Status Register

The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1." After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations.

## Interrupts

The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction.

#### **Decimal Calculations**

- •To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. Only the ADC and SBC instructions yield proper decimal results. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction.
- •In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid.

#### **Timers**

If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1).

## **Multiplication and Division Instructions**

- •The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction.
- •The execution of these instructions does not change the contents of the processor status register.

### **Ports**

The contents of the port direction registers cannot be read. The following cannot be used:

- •The data transfer instruction (LDA, etc.)
- •The operation instruction when the index X mode flag (T) is "1"
- •The addressing mode which uses the value of a direction register as an index
- •The bit-test instruction (BBC or BBS, etc.) to a direction register
- •The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register.

Use instructions such as LDM and STA, etc., to set the port direction registers.

#### Serial I/O

In clock synchronous serial I/O, if the receive side is using an external clock and it is to output the SRDY1 signal, set the transmit enable bit, the receive enable bit, and the SRDY1 output enable bit to "1."

Serial I/O1 continues to output the final bit from the TxD pin after transmission is completed. Sout2 pin for serial I/O2 goes to high impedance after transfer is completed.

When in serial I/O1 (clock-synchronous mode) or in serial I/O2 an external clock is used as synchronous clock, write transmission data to both the transmit buffer register and serial I/O2 register, during transfer clock is "H."

#### **A-D Converter**

The comparator uses internal capacitors whose charge will be lost if the clock frequency is too low.

Therefore, make sure that f(XIN) is at least on 500 kHz during an A-D conversion. (When the  $\overline{ONW}$  pin has been set to "L", the A-D conversion will take twice as long to match the longer bus cycle, and so f(XIN) must be at least 1 MHz.)

Do not execute the STP or WIT instruction during an A-D conversion

### **D-A Converter**

The accuracy of the D-A converter becomes rapidly poor under the Vcc=4.0~V or less condition; a supply voltage of  $Vcc \ge 4.0~V$  is recommended. When a D-A converter is not used, set all values of D-Ai conversion registers (i=1 to 4) to "0016."

#### **Instruction Execution Time**

The instruction execution time is obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles needed to execute an instruction.

The number of cycles required to execute an instruction is shown in the list of machine instructions.

The frequency of the internal clock  $\phi$  is half of the XIN frequency in high-speed mode.

When the  $\overline{\text{ONW}}$  function is used in modes other than single-chip mode, the frequency of the internal clock  $\phi$  may be one fourth of the XIN frequency.



## NOTES ON USAGE Handling of Source Pins

In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin) and between power source pin (Vcc pin) and analog power source input pin (AVss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01  $\mu\text{F}$ —0.1  $\mu\text{F}$  is recommended.

## P34 clock output function

In the case of using an I/O port P34 as a clock output function, note the following: when an output clock frequency is changed during outputting a clock, the port may feed a noise having a shorter pulse width than the standard at the switch timing. Besides, it also may happen at the timing for switching the low-speed mode to the middle/high-speed mode.

#### Timer X and timer Y

In the pulse period measurement mode or the pulse width measurement mode for timers X and Y, set the "L" or "H" pulse width of input signal from CNTR<sub>0</sub>/CNTR<sub>1</sub> pin to 2 cycles or more of a timer count source.

## **EPROM version/One Time PROM version**

The CNVss pin is connected to the internal memory circuit block by a low-ohmic resistance, since it has the multiplexed function to be a programmable power source pin (VPP pin) as well.

To improve the noise reduction, connect a track between CNVss pin and Vss pin or Vcc pin with 1 to 10  $k\Omega$  resistance.

The mask ROM version track of port CNVss has no operational interference even if it is connected via a resistor.



## **DATA REQUIRED FOR MASK ORDERS**

The following are necessary when ordering a mask ROM production:

- (1) Mask ROM Order Confirmation Form
- (2) Mark Specification Form
- (3) Data to be written to ROM, in EPROM form (three identical copies)

## **ROM PROGRAMMING METHOD**

The built-in PROM of the blank One Time PROM version and built-in EPROM version can be read or programmed with a general purpose PROM programmer using a special programming adapter. Set the address of PROM programmer in the user ROM area.

Table. 8. Special programming adapter

| Package | Name of Programming Adapter |
|---------|-----------------------------|
| 80P6N-A | PCA4738F-80A                |
| 80D0    | PCA4738L-80A                |

The PROM of the blank One Time PROM version is not tested or screened in the assembly process and following processes. To ensure proper operation after programming, the procedure shown in Figure 64 is recommended to verify programming.



Fig. 62. Programming and testing of One Time PROM version

## **ELECTRICAL CHARACTERISTICS**

## **ABSOLUTE MAXIMUM RATINGS**

## Table 9 Absolute maximum ratings

| Symbol | Parameter                                                                                                 | Conditions                      | Ratings             | Unit |
|--------|-----------------------------------------------------------------------------------------------------------|---------------------------------|---------------------|------|
| Vcc    | Power source voltage                                                                                      |                                 | -0.3 to 7.0         | V    |
| CMPVcc | Analog comparator power source voltage                                                                    |                                 | -0.3 to 7.0         | V    |
| Vı     | Input voltage P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P65, P70–P77, P80–P87, ADVREF     |                                 | -0.3 to Vcc +0.3    | V    |
| VI     | Input voltage RESET, XIN                                                                                  | All voltages are                | -0.3 to Vcc +0.3    | V    |
| VI     | Input voltage CNVss (ROM version)                                                                         | based on Vss.                   | -0.3 to 7           | V    |
| VI     | Input voltage CNVss (PROM version)                                                                        | Output transistors are cut off. | -0.3 to 13          | V    |
| VI     | In-phase input voltage CMPIN, CMPREF                                                                      | are cut on.                     | -0.3 to CMPVcc +0.3 | V    |
| VID    | Differential input voltage  CMPIN-CMPREF                                                                  |                                 | CMPVcc              | V    |
| Vo     | Output voltage P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P62, P65, P70–P77, P80–P87, XOUT |                                 | -0.3 to Vcc +0.3    | V    |
| Vo     | Output voltage CMPout                                                                                     |                                 | -0.3 to CMPVcc +0.3 | V    |
| Pd     | Power dissipation                                                                                         | Ta = 25°C                       | 500                 | mW   |
| Topr   | Operating temperature                                                                                     |                                 | -20 to 85           | °C   |
| Tstg   | Storage temperature                                                                                       |                                 | -40 to 125          | °C   |

## **RECOMMENDED OPERATING CONDITIONS**

Table 10 Recommended operating conditions (1) (Vcc = 2.7 to 5.5 V,  $Ta = -20 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted)

| O male at | Bassassian                                    | Doromotor                                                                              |        | Limits |         | 1.1  |
|-----------|-----------------------------------------------|----------------------------------------------------------------------------------------|--------|--------|---------|------|
| Symbol    | Parameter                                     |                                                                                        | Min.   | Тур.   | Max.    | Unit |
| Vcc       | Power source voltage                          | f(XIN) ≤ 4.1MHz                                                                        | 2.7    | 5.0    | 5.5     | V    |
|           |                                               | f(XIN) = 8MHz                                                                          | 4.0    | 5.0    | 5.5     | V    |
| Vss       | Power source voltage                          |                                                                                        |        | 0      |         | V    |
| ADVREF    | A-D comparator reference voltage              |                                                                                        | 2.0    |        | Vcc     | V    |
| DAVREF    | D-A comparator reference voltage              |                                                                                        | 2.7    |        | Vcc     | V    |
| CMPVcc    | Analog comparator power source voltage        |                                                                                        |        | Vcc    |         | V    |
| AVss      | Analog power source voltage                   |                                                                                        |        | 0      |         | V    |
| VIA       | A-D comparator input voltage AN0—AN12         |                                                                                        | AVss   |        | Vcc     | V    |
| VIH       | "H" input voltage                             | P00—P07, P10—P17, P30, P31,<br>P33—P37, P40—P47, P50—P57,<br>P60—P65, P70—P77, P80—P87 | 0.8Vcc |        | Vcc     | V    |
| VIH       | "H" input voltage (CMOS input level selected) | P20—P27, P32                                                                           | 0.8Vcc |        | Vcc     | V    |
| VIH       | "H" input voltage (TTL input level selected)  | P20—P27, P32 (Note)                                                                    | 2.0    |        | Vcc     | V    |
| VIH       | "H" input voltage                             | RESET, XIN, CNVss                                                                      | 0.8Vcc |        | Vcc     | V    |
| VIL       | "L" input voltage                             | P00—P07, P10—P17, P30, P31,<br>P33—P37, P40—P47, P50—P57,<br>P60—P65, P70—P77, P80—P87 | 0      |        | 0.2Vcc  | V    |
| VIL       | "L" input voltage (CMOS input level selected) | P20—P27, P32                                                                           | 0      |        | 0.2Vcc  | V    |
| VIL       | "L" input voltage (TTL input level selected)  | "L" input voltage (TTL input level selected) P20—P27, P32 (Note)                       |        |        | 0.8     | V    |
| VIL       | "L" input voltage                             | RESET, CNVss                                                                           | 0      |        | 0.2Vcc  | V    |
| VIL       | "L" input voltage                             | Xin                                                                                    | 0      |        | 0.16Vcc | V    |

Note: When Vcc is 4.0 to 5.5 V.

Table 11 Recommended operating conditions (2) (Vcc = 2.7 to 5.5 V,  $Ta = -20 \text{ to } 85 ^{\circ}\text{C}$ , unless otherwise noted)

| Cumbal             | Parameter                               |                                                    |      | Limits |      | Unit |
|--------------------|-----------------------------------------|----------------------------------------------------|------|--------|------|------|
| Symbol             | Para                                    | meter                                              | Min. | Тур.   | Max. | Onit |
| ∑IOH(peak)         | "H" total peak output current (Note)    | P00–P07, P10–P17, P20–P27,<br>P30–P37, P80–P87     |      |        | -80  | mA   |
| ∑IOH(peak)         | "H" total peak output current (Note)    | P40–P47, P50–P57, P60–P62, P65, CMPOUT, P70–P77    |      |        | -80  | mA   |
| ∑IOL(peak)         | "L" total peak output current (Note)    | P00–P07, P10–P17, P20–P23,<br>P30–P37, P80–P87     |      |        | 80   | mA   |
| ∑IOL(peak)         | "L" total peak output current (Note)    | in single chip mode                                |      |        | 80   | mA   |
|                    | P24–P27                                 | in memory expansion mode and microprocessor mode   |      |        | 80   | mA   |
| $\Sigma$ IOL(peak) | "L" total peak output current (Note)    | P40–P47, P50–P57, P60–P62, P65, CMPOUT, P70–P77    |      |        | 80   | mA   |
| ∑IOH(avg)          | "H" total average output current (Note) | P00–P07, P10–P17, P20–P27,<br>P30–P37, P80–P87     |      |        | -40  | mA   |
| ∑IOH(avg)          | "H" total average output current (Note) | P40–P47, P50–P57, P60–P62, P65,<br>CMPOUT, P70–P77 |      |        | -40  | mA   |
| ∑IOL(avg)          | "L" total average output current (Note) | P00–P07, P10–P17, P20–P23,<br>P30–P37, P80–P87     |      |        | 40   | mA   |
| ∑lOL(avg)          | "L" total average output current (Note) | in single chip mode                                |      |        | 40   | mA   |
|                    | P24–P27                                 | in memory expansion mode and microprocessor mode   |      |        | 40   | mA   |
| ∑lOL(avg)          | "L" total average output current (Note) | P40-P47, P50-P57, P60-P62, P65,<br>СМРОUТ, P70-P77 |      |        | 40   | mA   |

Note: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100ms. The total peak current is the peak value of all the currents.



Table 12 Recommended operating conditions (3) (Vcc = 2.7 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol    | Parameter                                       |                                                                                                       |  | Limits |                | Unit  |
|-----------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|--------|----------------|-------|
| Symbol    | Fair                                            | Parameter                                                                                             |  | Тур.   | Max.           | Oniii |
| IOH(peak) | "H" peak output current (Note 1)                | P00-P07, P10-P17, P20-P27,<br>P30-P37, P40-P47, P50-P57,<br>P60-P62, P65, CMPOUT, P70-P77,<br>P80-P87 |  |        | -10            | mA    |
| IOL(peak) | "L" peak output current (Note 1)                | P00-P07, P10-P17, P20-P23,<br>P30-P37, P40-P47, P50-P57,<br>P60-P62, P65, СМРОUТ, P70-P77,<br>P80-P87 |  |        | 10             | mA    |
| IOL(peak) | "L" peak output current (Note 1)                | in single chip mode                                                                                   |  |        | 20             | mA    |
|           | P24–P27                                         | in memory expansion mode and microprocessor mode                                                      |  |        | 10             | mA    |
| IOH(avg)  | "H" average output current (Note 2)             | P00-P07, P10-P17, P20-P27,<br>P30-P37, P40-P47, P50-P57,<br>P60-P62, P65, СМРОUТ, P70-P77,<br>P80-P87 |  |        | <del>-</del> 5 | mA    |
| IOL(avg)  | "L" average output current (Note 2)             | P00-P07, P10-P17, P20-P23,<br>P30-P37, P40-P47, P50-P57,<br>P60-P62, P65, СМРОИТ, P70-P77,<br>P80-P87 |  |        | 5              | mA    |
| IOL(avg)  | "L" average output current (Note 2)             | in single chip mode                                                                                   |  |        | 15             | mA    |
|           | P24–P27                                         | in memory expansion mode and microprocessor mode                                                      |  |        | 5              | mA    |
| f(XIN)    | Main clock input oscillation frequency (Note 3) | High-speed mode<br>4.0V≦ Vcc ≤ 5.5V                                                                   |  |        | 8              | MHz   |
|           |                                                 | High-speed mode<br>2.7V ≤ Vcc ≤ 4.0V                                                                  |  |        | 3Vcc-4         | MHz   |
|           |                                                 | Middle-speed mode<br>4.0V ≤ Vcc ≤ 5.5V                                                                |  |        | 8              | MHz   |
|           |                                                 | Middle-speed mode (Note 5)<br>2.7V ≦ Vcc ≦ 4.0V                                                       |  |        | 8              | MHz   |
|           |                                                 | Middle-speed mode (Note 5)<br>2.7V ≤ Vcc ≤ 4.0V                                                       |  |        | 3Vcc-4         | MHz   |
| f(XCIN)   | Sub-clock input oscillation frequency (         | Note 3, 4)                                                                                            |  | 32.768 | 50             | kHz   |

Note 1: The peak output current is the peak current flowing in each port.

<sup>2:</sup> The average output current IOL (avg), IOH (avg) in an average value measured over 100ms.

<sup>3:</sup> When the oscillation frequency has a duty cyde of 50%.

<sup>4:</sup> When using the microcomputer in low-speed mode, set the sub-clock input oscillation frequency on condition that f(XCIN) < f(XIN)/3

<sup>5:</sup> When using the timer X/Y, timer A/B (real time output port), timer 1/2/3, serial I/O1, serial I/O2, and A-D converter, set the main clock input oscillation frequency to the max. 3 Vcc-4 (MHz).

## **ELECTRICAL CHARACTERISTICS**

Table 13 Electrical characteristics (1) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Comple al      |                                                                                                                 | Developator                                                                           | Took oon ditions                                         |         | Limits |      |      |
|----------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------|---------|--------|------|------|
| Symbol         |                                                                                                                 | Parameter                                                                             | Test conditions                                          | Min.    | Тур.   | Max. | Unit |
| VOH "H" output | "H" output voltage                                                                                              | " output voltage P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57,                | IOH = -10mA<br>VCC = 4.0 to 5.5V                         | Vcc-2.0 |        |      | V    |
|                |                                                                                                                 | P60–P62, P65, P70–P77,<br>P80–P87, CMPOUT (Note 1)                                    | IOH = -1.0mA<br>VCC = 2.7 to 5.5V                        | Vcc-1.0 |        |      | V    |
| VoL            | "L" output voltage P00–P07, P10–P17, P20–P27, P30–P37, P40–P47, P50–P57, P60–P62, P65, P70–P77, P80–P87, CMPOUT | P30-P37, P40-P47, P50-P57,                                                            | IOL = 10mA<br>VCC = 4.0 to 5.5V                          |         |        | 2.0  | V    |
|                |                                                                                                                 |                                                                                       | IOL = 1.6mA<br>VCC = 2.7 to 5.5V                         |         |        | 0.4  | V    |
| VT+-VT-        | Hysteresis                                                                                                      | P42, P43, P51–P55, P73 (Note 2),<br>CNTR0, CNTR1, INT0–INT4, ADT                      |                                                          |         | 0.4    |      | V    |
| VT+-VT-        | Hysteresis                                                                                                      | RXD, SCLK1, SIN2, SCLK2                                                               |                                                          |         | 0.5    |      | V    |
| VT+-VT-        | Hysteresis                                                                                                      | RESET                                                                                 |                                                          |         | 0.5    |      | V    |
| lін            | "H" input current                                                                                               | P00–P07, P10–P17, P20–P27,<br>P30–P37, P40–P47, P50–P57,<br>P60–P65, P70–P77, P80–P87 | VI = VCC<br>(Pin floating. Pull-up<br>transistors "off") |         |        | 5.0  | μА   |
| liн            | "H" input current                                                                                               | RESET, CNVss                                                                          | VI = VCC                                                 |         |        | 5.0  | μА   |
| lін            | "H" input current                                                                                               | XIN                                                                                   | VI = VCC                                                 |         | 4      |      | μА   |
| lıL            | "L" input current                                                                                               | P00–P07, P10–P17, P20–P27,<br>P30–P37, P40–P47, P50–P57,<br>P60–P65, P70–P77, P80–P87 | VI = VSS<br>(Pin floating. Pull-up<br>transistors "off") |         |        | -5.0 | μА   |
| lıL            | "L" input current                                                                                               | RESET, CNVss                                                                          | VI = VSS                                                 |         |        | -5.0 | μА   |
| lıL            | "L" input current                                                                                               | XIN                                                                                   | VI = VSS                                                 |         | -4     |      | μА   |
| lıL            | "L" input current                                                                                               | P00-P07, P10-P17, P20-P27                                                             | Pull-up transistors "on"<br>VI = Vss                     |         | -0.2   |      | mA   |
| VRAM           | RAM hold voltage                                                                                                |                                                                                       | When clock stopped                                       | 2.0     |        | 5.5  | V    |

Note 1: P45 is measured when the P45/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0". P71, and P12 are measured when the P71/Sout2 and P72/Sclk2 P-channel output disable bit of the serial I/O2 control register 1 (bit 7 of address 001D16).

<sup>2:</sup> P73 is measured when the AD external trigger valid bit of the A-D control register (bit 6 of address 003416) is "1".

Table 14 Electrical characteristics (2) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Cumbal | Doromotor                              | Test conditions                                                                                                                                 |           | Limits |      |      | Unit |
|--------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----------|--------|------|------|------|
| Symbol | Parameter                              |                                                                                                                                                 |           | Min.   | Тур. | Max. | Onit |
| Icc    | Power source current                   | High-speed mode $f(XIN) = 8MHz$ $f(XCIN) = 32.768kHz$ Output transistors "off"                                                                  |           |        | 6.8  | 13   | mA   |
|        |                                        | High-speed mode  f(XIN) = 8MHz (in WIT state)  f(XCIN) = 32.768kHz  Output transistors "off"                                                    |           |        | 1.6  |      | mA   |
|        |                                        | Low-speed mode  f(XIN) = stopped  f(XCIN) = 32.768kHz  Low-power dissipation mode (CM3 = 0)  Output transistors "off"                           | )         |        | 60   | 200  | μА   |
|        |                                        | Low-speed mode f(XIN) = stopped f(XCIN) = 32.768kHz (in WIT state) Low-power dissipation mode (CM3 = 0) Output transistors "off"                | )         |        | 20   | 40   | μА   |
|        |                                        | Low-speed mode (Vcc = 3V)  f(XIN) = stopped  f(XCIN) = 32.768kHz  Low-power dissipation mode (CM3 = 0)  Output transistors "off"                | )         |        | 20   | 55   | μА   |
|        |                                        | Low-speed mode (Vcc = 3V)  f(XIN) = stopped  f(XCIN) = 32.768kHz (in WIT state)  Low-power dissipation mode (CM3 = 0)  Output transistors "off" | )         |        | 5.0  | 10.0 | μА   |
|        |                                        | Middle-speed mode f(XIN) = 8MHz f(XCIN) = stopped Output transistors "off"                                                                      |           |        | 4.0  | 7.0  | mA   |
|        |                                        | Middle-speed mode  f(XIN) = 8MHz (in WIT state)  f(XCIN) = stopped  Output transistors "off"                                                    |           |        | 1.5  |      | mA   |
|        |                                        | Increment when A-D conversion is exe $f(XIN) = 8MHz$                                                                                            | cuted     |        | 800  |      | μА   |
|        |                                        | All oscillation stopped (in STP state) Output transistors "off"                                                                                 | Ta = 25°C |        | 0.1  | 1.0  | μΑ   |
|        |                                        | Output transistors on                                                                                                                           | Ta = 85°C |        | _    | 10   | μΑ   |
| CMPIcc | Analog comparator Power source current |                                                                                                                                                 |           |        | 200  | 500  | μΑ   |

## **A-D CONVERTER CHARACTERISTICS**

#### Table 15 A-D converter characteristics

(Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, ADVREF = 2.0 V to Vcc, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol  | Parameter              |                                                  | Test conditions |                     | Unit |      |      |       |
|---------|------------------------|--------------------------------------------------|-----------------|---------------------|------|------|------|-------|
| Symbol  | Pai                    | ameter                                           |                 | rest conditions     | Min. | Тур. | Max. | Uniii |
| _       | Resolution             | Resolution                                       |                 |                     |      |      | 8    | Bits  |
| _       | Absolute accuracy (exc | Absolute accuracy (excluding quantization error) |                 | VCC = ADVREF = 5.0V |      |      | ±2   | LSB   |
| tCONV   | Conversion time        | Conversion time                                  |                 |                     |      |      | 50   | tc(∅) |
| RLADDER | Ladder resistor        |                                                  |                 |                     | 12   | 35   | 100  | kΩ    |
| IADVREF | Reference power        | ADVREF "                                         | on"             | ADVREF = 5.0V       | 50   | 150  | 200  | μΑ    |
| so      | source input current   | source input current ADVREF "off"                |                 |                     |      |      | 5    | μΑ    |
| II(AD)  | A-D port input current |                                                  |                 |                     |      | 5.0  | μΑ   |       |

## **D-A CONVERTER CHARACTERISTICS**

#### Table 16 D-A converter characteristics

(Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, DAVREF = 2.7 V to Vcc, Ta = -20 to 85 °C, unless otherwise noted)

| Cumbal  | Parameter                                   | Test conditions   |                 | Linit |      |      |      |
|---------|---------------------------------------------|-------------------|-----------------|-------|------|------|------|
| Symbol  | Pa                                          | arameter          | rest conditions | Min.  | Тур. | Max. | Unit |
| _       | Resolution                                  |                   |                 |       |      | 8    | Bits |
| _       | Absolute accuracy                           | Vcc = 4.0 to 5.5V |                 |       |      | 1.0  | %    |
|         |                                             | Vcc = 2.7 to 4.0V |                 |       |      | 2.5  | %    |
| tsu     | Setting time                                | Setting time      |                 |       |      | 3    | μs   |
| Ro      | Output resistor                             |                   |                 | 1     | 2.5  | 4    | kΩ   |
| IDAVREF | Reference power source input current (Note) |                   |                 |       |      | 3.2  | mA   |

Note: Using one D-A converter, with the value in the D-A conversion register of the other D-A converter being "0016".

## **ANALOG COMPARATOR CHARACTERISTICS**

## Table 17 Analog comparator characteristics

(Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, CMPVcc = 2.7 V to Vcc, Ta = - 20 to 85 °C, unless otherwise noted)

| Symbol | Parameter                    | Test conditions                                     |      | Unit |                |       |
|--------|------------------------------|-----------------------------------------------------|------|------|----------------|-------|
| Symbol | Farameter                    | rest conditions                                     | Min. | Тур. | Max.           | Offic |
| Vio    | Input offset voltage         | CMPVcc = $5.0V$<br>CMPREF = $2.5V$ , Rs = $0\Omega$ |      | 3    | 50             | mV    |
| lв     | Input bias current           |                                                     |      |      | 5              | μΑ    |
| lio    | Input offset current         |                                                     |      |      | 5              | μΑ    |
| VICM   | In-phase input voltage range |                                                     | 1.2  |      | CMPVcc<br>-0.5 | V     |
| Av     | Voltage gain                 |                                                     |      | ∞    |                |       |
| tPD    | Response time                | CMPVcc = 5.0V<br>CMPREF = 2.5V                      |      | 60   | 2500           | ns    |

## **TIMING REQUIREMENTS**

Table 18 Timing requirements (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Courselle ad    | Downwater                                                   |      | Limits |      |      |  |
|-----------------|-------------------------------------------------------------|------|--------|------|------|--|
| Symbol          | Parameter                                                   | Min. | Тур.   | Max. | Unit |  |
| tw(RESET)       | Reset input "L" pulse width                                 | 2    |        |      | μs   |  |
| tc(XIN)         | External clock input cycle time                             | 125  |        |      | ns   |  |
| twh(XIN)        | External clock input "H" pulse width                        | 50   |        |      | ns   |  |
| twL(XIN)        | External clock input "L" pulse width                        | 50   |        |      | ns   |  |
| tc(CNTR)        | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time      | 200  |        |      | ns   |  |
| twh(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse width | 80   |        |      | ns   |  |
| twL(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | 80   |        |      | ns   |  |
| twH(INT)        | INTo to INT4 input "H" pulse width                          | 80   |        |      | ns   |  |
| twL(INT)        | INTo to INT4 input "L" pulse width                          | 80   |        |      | ns   |  |
| tc(Sclk1)       | Serial I/O1 clock input cycle time (Note)                   | 800  |        |      | ns   |  |
| twH(SCLK1)      | Serial I/O1 clock input "H" pulse width (Note)              | 370  |        |      | ns   |  |
| twL(Sclk1)      | Serial I/O1 clock input "L" pulse width (Note)              | 370  |        |      | ns   |  |
| tsu(RXD-SCLK1)  | Serial I/O1 clock input set up time                         | 220  |        |      | ns   |  |
| th(SCLK1-RXD)   | Serial I/O1 clock input hold time                           | 100  |        |      | ns   |  |
| tc(Sclk2)       | Serial I/O2 clock input cycle time                          | 1000 |        |      | ns   |  |
| twH(SCLK2)      | Serial I/O2 clock input "H" pulse width                     | 400  |        |      | ns   |  |
| twL(SCLK2)      | Serial I/O2 clock input "L" pulse width                     | 400  |        |      | ns   |  |
| tsu(SIN2-SCLK2) | Serial I/O2 clock input set up time                         | 200  |        |      | ns   |  |
| th(SCLK2-SIN2)  | Serial I/O2 clock input hold time                           | 200  |        |      | ns   |  |

Note: When bit 6 of address 001A16 is "1" (clock synchronous).

Divide this value by four when bit 6 of address 001A16 is "0" (UART).

Table 19 Timing requirements (2) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = - 20 to 85 °C, unless otherwise noted)

| C: mah al       | Description                                                 |      | Limits |      |      |  |
|-----------------|-------------------------------------------------------------|------|--------|------|------|--|
| Symbol          | Parameter                                                   | Min. | Тур.   | Max. | Unit |  |
| tw(RESET)       | Reset input "L" pulse width                                 | 2    |        |      | μs   |  |
| tc(XIN)         | External clock input cycle time                             | 243  |        |      | ns   |  |
| twh(XIN)        | External clock input "H" pulse width                        | 100  |        |      | ns   |  |
| twL(XIN)        | External clock input "L" pulse width                        | 100  |        |      | ns   |  |
| tc(CNTR)        | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time      | 500  |        |      | ns   |  |
| twh(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse width | 230  |        |      | ns   |  |
| twL(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | 230  |        |      | ns   |  |
| twH(INT)        | INTo to INT4 input "H" pulse width                          | 230  |        |      | ns   |  |
| twL(INT)        | INTo to INT4 input "L" pulse width                          | 230  |        |      | ns   |  |
| tC(SCLK1)       | Serial I/O1 clock input cycle time (Note)                   | 2000 |        |      | ns   |  |
| twh(Sclk1)      | Serial I/O1 clock input "H" pulse width (Note)              | 950  |        |      | ns   |  |
| tWL(SCLK1)      | Serial I/O1 clock input "L" pulse width (Note)              | 950  |        |      | ns   |  |
| tsu(RXD-SCLK1)  | Serial I/O1 clock input set up time                         | 400  |        |      | ns   |  |
| th(SCLK1-RXD)   | Serial I/O1 clock input hold time                           | 200  |        |      | ns   |  |
| tC(SCLK2)       | Serial I/O2 clock input cycle time                          | 2000 |        |      | ns   |  |
| twh(Sclk2)      | Serial I/O2 clock input "H" pulse width                     | 950  |        |      | ns   |  |
| tWL(SCLK2)      | Serial I/O2 clock input "L" pulse width                     | 950  |        |      | ns   |  |
| tsu(SIN2-SCLK2) | Serial I/O2 clock input set up time                         | 400  |        |      | ns   |  |
| th(SCLK2-SIN2)  | Serial I/O2 clock input hold time                           | 300  |        |      | ns   |  |

Note: When bit 6 of address 001A<sub>16</sub> is "1" (clock synchronous).

Divide this value by four when bit 6 of address 001A<sub>16</sub> is "0" (UART).



## **SWITCHING CHARACTERISTICS**

Table 20 Switching characteristics (1) (Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Cymphol         | Parameter                                | Test conditions | Li              |      | l lait |      |
|-----------------|------------------------------------------|-----------------|-----------------|------|--------|------|
| Symbol          |                                          |                 | Min.            | Тур. | Max.   | Unit |
| twh(Sclk1)      | Serial I/O1 clock output "H" pulse width | Fig. 3.1.1      | tc(ScLK1)/2-30  |      |        | ns   |
| twL(SCLK1)      | Serial I/O1 clock output "L" pulse width |                 | tc(ScLK1)/2-30  |      |        | ns   |
| td(SCLK1-TXD)   | Serial I/O1 output delay time (Note 1)   |                 |                 |      | 140    | ns   |
| tv(ScLK1-TXD)   | Serial I/O1 output valid time (Note 1)   |                 | -30             |      |        | ns   |
| tr(SCLK1)       | Serial I/O1 clock output rising time     |                 |                 |      | 30     | ns   |
| tf(SCLK1)       | Serial I/O1 clock output falling time    |                 |                 |      | 30     | ns   |
| twh(Sclk2)      | Serial I/O2 clock output "H" pulse width | Fig. 3.1.1      | tc(Sclk2)/2-160 |      |        | ns   |
| twL(Sclk2)      | Serial I/O2 clock output "L" pulse width |                 | tc(Sclk2)/2-160 |      |        | ns   |
| td(SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2)   |                 |                 |      | 200    | ns   |
| tv(SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2)   |                 | 0               |      |        | ns   |
| tf(SCLK2)       | Serial I/O2 clock output falling time    |                 |                 |      | 30     | ns   |
| tr(CMOS)        | CMOS output rising time (Note 3)         | Fig. 3.1.1      |                 | 10   | 30     | ns   |
| tr(CMOS)        | CMOS output falling time (Note 3)        |                 |                 | 10   | 30     | ns   |

Note 1: When the P45/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

2: When the P71/SOUT2, P72/SCLK2 P-channel output disable bit of the serial I/O2 control register1 (bit 7 of address 001D16) is "0".

3: XOUT pin is excluded.

Table 21 Switching characteristics (2) (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Comple at       | Parameter                                | Toot conditions | Limits          |      |      | I Imit |
|-----------------|------------------------------------------|-----------------|-----------------|------|------|--------|
| Symbol          |                                          | Test conditions | Min.            | Тур. | Max. | Unit   |
| twh(Sclk1)      | Serial I/O1 clock output "H" pulse width | Fig. 3.1.1      | tc(Sclk1)/2-50  |      |      | ns     |
| twL(SclK1)      | Serial I/O1 clock output "L" pulse width |                 | tc(Sclk1)/2-50  |      |      | ns     |
| td(SCLK1-TXD)   | Serial I/O1 output delay time (Note 1)   |                 |                 |      | 350  | ns     |
| tv(Sclk1-TxD)   | Serial I/O1 output valid time (Note 1)   |                 | -30             |      |      | ns     |
| tr(SCLK1)       | Serial I/O1 clock output rising time     |                 |                 |      | 50   | ns     |
| tf(SCLK1)       | Serial I/O1 clock output falling time    |                 |                 |      | 50   | ns     |
| twh(Sclk2)      | Serial I/O2 clock output "H" pulse width | Fig. 3.1.1      | tc(Sclk2)/2-240 |      |      | ns     |
| twL(SCLK2)      | Serial I/O2 clock output "L" pulse width |                 | tc(Sclk2)/2-240 |      |      | ns     |
| td(SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2)   |                 |                 |      | 400  | ns     |
| tv(SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2)   |                 | 0               |      |      | ns     |
| tf(SCLK2)       | Serial I/O2 clock output falling time    |                 |                 |      | 50   | ns     |
| tr(CMOS)        | CMOS output rising time (Note 3)         | Fig. 3.1.1      |                 | 20   | 50   | ns     |
| tf(CMOS)        | CMOS output falling time (Note 3)        |                 |                 | 20   | 50   | ns     |

Note 1: When the P45/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

2: When the P71/SOUT2, P72/SCLK2 P-channel output disable bit of the serial I/O2 control register1 (bit 7 of address 001D16) is "0".

3: XOUT pin is excluded.

## TIMING REQUIREMENTS IN MEMORY EXPANSION MODE AND MICROPROCESSOR MODE

Table 22 Timing requirements in memory expansion and microprocessor mode(1)

(Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, in high-speed mode, unless otherwise noted)

| Symbol                                                                    | Parameter             |      | Unit |      |       |
|---------------------------------------------------------------------------|-----------------------|------|------|------|-------|
| Symbol                                                                    | Falameter             | Min. | Тур. | Max. | O'III |
| tsu( <del>ONW</del> −φ)                                                   | ONW input set up time | -20  |      |      | ns    |
| th( $\phi$ – $\overline{ONW}$ )                                           | ONW input hold time   | -20  |      |      | ns    |
| tsu(DB-φ)                                                                 | Data bus set up time  | 50   |      |      | ns    |
| th( $\phi$ –DB)                                                           | Data bus hold time    | 0    |      |      | ns    |
| $tsu(\overline{ONW}-\overline{RD})$ , $tsu(\overline{ONW}-\overline{WR})$ | ONW input set up time | -20  |      |      | ns    |
| $th(\overline{RD}-\overline{ONW}), th(\overline{WR}-\overline{ONW})$      | ONW input hold time   | -20  |      |      | ns    |
| tsu(DB-RD)                                                                | Data bus set up time  | 50   |      |      | ns    |
| th(RD-DB)                                                                 | Data bus hold time    | 0    |      |      | ns    |

## SWITCHING CHARACTERISTICS IN MEMORY EXPANSION MODE AND MICROPROCESSOR MODE

Table 23 Switching characteristics in memory expansion and microprocessor mode(1)

(Vcc = 4.0 to 5.5 V, Vss = 0 V, Ta = - 20 to 85 °C, in high-speed mode, unless otherwise noted)

| Symbol                                          | Parameter T                                             | Took oon diking | Limits      |            |      |      |
|-------------------------------------------------|---------------------------------------------------------|-----------------|-------------|------------|------|------|
| Symbol                                          |                                                         | Test conditions | Min.        | Тур.       | Max. | Unit |
| tc( $\phi$ )                                    | φ clock cycle time                                      | Fig. 3.1.1      |             | 2tc(XIN)   |      | ns   |
| twн(φ)                                          | φ clock "H" pulse width                                 |                 | tc(XIN)-10  |            |      | ns   |
| twL(φ)                                          | φ clock "L" pulse width                                 |                 | tc(XIN)-10  |            |      | ns   |
| td(φ-AH)                                        | AD15-AD8 delay time                                     |                 |             | 16         | 35   | ns   |
| td(φ–AL)                                        | AD7-AD0 delay time                                      |                 |             | 20         | 40   | ns   |
| tν( <i>φ</i> –AH)                               | AD15-AD8 valid time                                     |                 | 2           | 5          |      | ns   |
| tν(φ-AL)                                        | AD7-AD0 valid time                                      |                 | 2           | 5          |      | ns   |
| td(φ-SYNC)                                      | SYNC delay time                                         |                 |             | 16         |      | ns   |
| tv(φ-SYNC)                                      | SYNC valid time                                         |                 |             | 5          |      | ns   |
| td(φ–DB)                                        | Data bus delay time                                     |                 |             | 15         | 30   | ns   |
| tv(φ–DB)                                        | Data bus valid time                                     |                 | 10          |            |      | ns   |
| $t_{WL}(\overline{RD}), t_{WL}(\overline{WR})$  | RD pulse width, WR pulse width                          |                 | tc(XIN)-10  |            |      | ns   |
|                                                 | RD pulse width, WR pulse width (When one-wait is valid) |                 | 3tc(XIN)-10 |            |      | ns   |
| td(AH-RD), td(AH-WR)                            | AD15-AD8 delay time                                     |                 | tc(XIN)-35  | tc(XIN)-16 |      | ns   |
| $td(AL-\overline{RD})$ , $td(AL-\overline{WR})$ | AD7-AD0 delay time                                      |                 | tc(XIN)-40  | tc(XIN)-20 |      | ns   |
| tv(RD-AH), tv(WR-AH)                            | AD15-AD8 valid time                                     |                 | 2           | 5          |      | ns   |
| tv(RD-AL), tv(WR-AL)                            | AD7–AD0 valid time                                      |                 | 2           | 5          |      | ns   |
| td(WR-DB)                                       | Data bus delay time                                     |                 |             | 15         | 30   | ns   |
| tv(WR-DB)                                       | Data bus valid time                                     |                 | 10          |            |      | ns   |
| td(RESET-RESETOUT)                              | RESETOUT output delay time                              |                 |             |            | 200  | ns   |
| tv(φ-RESETOUT)                                  | RESETOUT output valid time (Note)                       |                 | 0           |            | 100  | ns   |

Note: The RESETout output goes "H" in sync with the fall of the  $\phi$  clock that is anywhere between about 8 cycle and 13 cycles after the RESET input goes "H".





Fig. 63 Circuit for measuring output switching characteristics(1)



Fig. 64 Circuit for measuring output switching characteristics (2)



Fig. 65 Timing diagram (1) (in single-chip mode)





Fig. 66 Timing diagram (2) (in memory expansion mode and microprocessor mode)



Fig. 67 Timing diagram (3) (in memory expansion mode and microprocessor mode)



Fig. 68 Timing diagram (4) (in memory expansion mode and microprocessor mode)



Fig. 69 Timing diagram (5) (in memory expansion mode and microprocessor mode)

SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER

# Renesas Technology Corp.

Nippon Bldg.,6-2,Otemachi 2-chome,Chiyoda-ku,Tokyo,100-0004 Japan

## Keep safety first in your circuit designs!

Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap.

- These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party.

  Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts or circuit application examples contained in these materials.

  All information contained in these materials, including product data, diagrams and charts, represent information on products at the time of publication of these materials, and are subject to change by Mitsubishi
- Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein.

  Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use.

  The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials.

  If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the exposured destination.
- approved destination.
- Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited.

  Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein.



| REVISION DESCRIPTION LIST | 3807 GROUP DATA SHEET |
|---------------------------|-----------------------|
|                           | 1                     |

| Rev.<br>No. | Revision Description | Rev.<br>date |
|-------------|----------------------|--------------|
| 1.0         | First Edition        | 9711.30      |
| 1.0         | That Edition         | 37 11.00     |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |
|             |                      |              |